Active and preferred
RoHS Compliant
Lead-free

S26HL02GTFGBHB043

Content could not be loaded

Unfortunately, we were unable to load the content for this section. You may want to refresh the page or try again later.

S26HL02GTFGBHB043
S26HL02GTFGBHB043

Product details

  • Classification
    ISO 26262-compliant
  • Density
    2 GBit
  • Family
    HL-T
  • Interface Bandwidth
    266 MByte/s
  • Interface Frequency (SDR/DDR) (MHz)
    - / 133
  • Interfaces
    HYPERBUS
  • Lead Ball Finish
    Sn/Ag/Cu
  • Operating Temperature
    -40 °C to 105 °C
  • Operating Voltage
    1.8 V
  • Peak Reflow Temp
    260 °C
  • Planned to be available until at least
    2037
  • Publish in NPSG
    N
  • Publish in PSG
    N
  • Qualification
    Automotive
OPN
S26HL02GTFGBHB043
Product Status active and preferred
Infineon Package
Package Name FBGA-24 (002-24801)
Packing Size 2000
Packing Type TAPE & REEL
Moisture Level 3
Moisture Packing DRY
Lead-free Yes
Halogen Free Yes
RoHS Compliant Yes
Infineon stock last updated:

Product Status
Active
Infineon Package
Package Name FBGA-24 (002-24801)
Packing Size 2000
Packing Type TAPE & REEL
Moisture Level 3
Moisture Packing DRY
Lead Free
Halogen Free
RoHS Compliant
The S26HL02GTFGBHB043 is a 2 Gb SEMPER™ NOR Flash with HYPERBUS™ interface, based on Infineon's 45-nm MIRRORBIT™ technology. It supports HYPERBUS™ DDR up to 332 MBps and legacy SPI. Designed for functional safety, it is ISO 26262 ASIL-B compliant and ASIL-D ready, with ECC and CRC. The device operates at 2.7 V to 3.6 V, offers at least 2,560,000 program-erase cycles, and retains data for a minimum of 25 years. It is AEC-Q100 qualified for automotive and industrial use.

Features

  • MIRRORBIT technology stores 2 bits/cell
  • HYPERBUS interface supports DDR up to 332
  • JEDEC JESD251 xSPI compliant
  • Legacy SPI interface (SDR up to 21 MBps)
  • Flexible sector architecture: uniform
  • Page programming buffer: 256 or 512 bytes
  • OTP secure silicon region: 1024 bytes
  • Functional safety: ISO26262 ASIL B compliant
  • Interface and data integrity CRC
  • Built-in ECC: SECDED on memory array data
  • Advanced sector protection
  • Hardware reset via CS# or RESET# pin

Benefits

  • 2 bits/cell increases memory density
  • 332 MBps DDR enables fast data access
  • xSPI compliance ensures broad compatibility
  • Dual interface eases system integration
  • Flexible sectors suit varied application
  • Large buffer boosts programming speed
  • OTP region secures sensitive data
  • Functional safety supports automotive use
  • CRC/ECC enhance data reliability
  • Sector protection prevents accidental
  • Hardware reset improves system robustness

Applications

Documents

Design resources

Developer community

{ "ctalist":[ { "link" : "https://community.infineon.com/t5/forums/postpage/choose-node/true", "label" : "Ask the community", "labelEn" : "Ask the community" }, { "link" : "https://community.infineon.com/t5/Forums/ct-p/products", "label" : "View all discussions", "labelEn" : "View all discussions" } ] }