Active and preferred
RoHS Compliant
Lead-free

S25FS512SAGNFA010

Content could not be loaded

Unfortunately, we were unable to load the content for this section. You may want to refresh the page or try again later.

S25FS512SAGNFA010
S25FS512SAGNFA010

Product details

  • Classification
    ISO 26262-ready
  • Density
    512 MBit
  • Family
    FS-S
  • Interface Bandwidth
    66 MByte/s
  • Interface Frequency (SDR/DDR) (MHz)
    133 / -
  • Interfaces
    Quad SPI
  • Lead Ball Finish
    Matte Tin Plating
  • Operating Temperature range
    -40 °C to 85 °C
  • Operating Voltage range
    1.7 V to 2 V
  • Operating Voltage
    1.8 V
  • Peak Reflow Temp
    260 °C
  • Planned to be available until at least
    2035
  • Qualification
    Automotive
OPN
S25FS512SAGNFA010
Product Status active and preferred
Infineon Package
Package Name DFN-8 (002-15552)
Packing Size 1690
Packing Type TRAY
Moisture Level 3
Moisture Packing DRY
Lead-free Yes
Halogen Free Yes
RoHS Compliant Yes
Infineon stock last updated:

Product Status
Active
Infineon Package
Package Name DFN-8 (002-15552)
Packing Size 1690
Packing Type TRAY
Moisture Level 3
Moisture Packing DRY
Lead Free
Halogen Free
RoHS Compliant
The S25FS512SAGNFA010 is a 512 Mb (64 MB) SPI NOR Flash memory using 65-nm MIRRORBIT™ technology and Eclipse architecture for fast program and erase. It supports 1.7 V to 2.0 V supply, up to 133 MHz SDR and 80 MB/s DDR Quad I/O, and operates in industrial and automotive temperature grades up to 125°C. Features include hybrid or uniform sector erase, hardware ECC, advanced sector protection, and deep power-down for low standby current.

Features

  • SPI interface with multi-I/O support
  • Supports clock modes 0 and 3
  • Double data rate (DDR) option
  • 24- or 32-bit addressing
  • Compatible command set with S25FL families
  • Multiple read modes: Normal, Fast, Dual
  • Burst wrap, continuous (XIP), QPI modes
  • 256/512-byte page programming buffer
  • Internal ECC with single bit correction
  • Hybrid and uniform sector erase options
  • 100,000 program-erase cycles minimum
  • 20 year data retention minimum

Benefits

  • Flexible I/O enables faster data transfer
  • DDR option boosts throughput
  • Large page buffer increases programming speed
  • ECC improves data reliability
  • Multiple erase options suit varied designs
  • High endurance for long device life
  • Long data retention secures information
  • Low voltage reduces power consumption
  • Deep power-down saves energy
  • OTP array enhances system security
  • Advanced protection prevents unauthorized
  • Compatible with existing designs

Applications

Documents

Design resources

Developer community

{ "ctalist":[ { "link" : "https://community.infineon.com/t5/forums/postpage/choose-node/true", "label" : "Ask the community", "labelEn" : "Ask the community" }, { "link" : "https://community.infineon.com/t5/Forums/ct-p/products", "label" : "View all discussions", "labelEn" : "View all discussions" } ] }