Active and preferred
RoHS Compliant

S29GL512S11DHAV23

Content could not be loaded

Unfortunately, we were unable to load the content for this section. You may want to refresh the page or try again later.

S29GL512S11DHAV23
S29GL512S11DHAV23

Product details

  • Density
    512 MBit
  • Family
    GL-S
  • Initial Access Time
    110 ns
  • Interface Frequency (SDR/DDR) (MHz)
    NA
  • Interfaces
    Parallel
  • Lead Ball Finish
    Sn/Ag/Cu
  • Operating Temperature
    -40 °C to 85 °C
  • Operating Voltage
    3 V
  • Page Access Time
    15 ns
  • Peak Reflow Temp
    260 °C
  • Planned to be available until at least
    2035
  • Qualification
    Automotive
OPN
S29GL512S11DHAV23
Product Status active and preferred
Infineon Package
Package Name FBGA-64 (002-15537)
Packing Size 2200
Packing Type TAPE & REEL
Moisture Level 3
Moisture Packing DRY
Lead-free No
Halogen Free No
RoHS Compliant Yes
Infineon stock last updated:

Product Status
Active
Infineon Package
Package Name FBGA-64 (002-15537)
Packing Size 2200
Packing Type TAPE & REEL
Moisture Level 3
Moisture Packing DRY
Lead Free
Halogen Free
RoHS Compliant
The S29GL512S11DHAV23 is a 512 Mb parallel NOR flash memory based on 65 nm MIRRORBIT™ Eclipse technology, with random access times down to 100 ns and page access as fast as 15 ns. Operating from a 3.0 V core and versatile I/O from 1.65 V to 3.6 V, it supports industrial and automotive grades up to +105°C. Uniform 128 kbyte sectors, a 512-byte programming buffer, hardware ECC, and advanced sector protection ensure robust data integrity and endurance for embedded storage.

Features

  • 65 nm MIRRORBIT™ Eclipse technology
  • CMOS 3.0 V core with versatile I/O
  • Single supply for read/program/erase
  • Versatile I/O voltage range: 1.65 V to VCC
  • 16-bit data bus
  • Asynchronous 32-byte page read
  • 512-byte programming buffer
  • Internal hardware ECC with single bit
  • Uniform 128 KB sectors
  • Suspend/resume for program and erase
  • Advanced sector protection (ASP)
  • 1024-byte one time program (OTP) array

Benefits

  • High reliability with 65 nm process
  • Flexible I/O supports system integration
  • Easy power supply design
  • Supports wide I/O voltage range
  • Fast data transfers with 16-bit bus
  • Efficient page read for fast access
  • Fast programming with large buffer
  • ECC enhances data integrity
  • Simple sector management
  • Interruptible program/erase for flexibility
  • Robust data and sector protection
  • Secure OTP for permanent data

Documents

Design resources

Developer community

{ "ctalist":[ { "link" : "https://community.infineon.com/t5/forums/postpage/choose-node/true", "label" : "Ask the community", "labelEn" : "Ask the community" }, { "link" : "https://community.infineon.com/t5/Forums/ct-p/products", "label" : "View all discussions", "labelEn" : "View all discussions" } ] }