Active and preferred
RoHS Compliant
Lead-free

S25HS512TFAMHI010

ea.
in stock

Content could not be loaded

Unfortunately, we were unable to load the content for this section. You may want to refresh the page or try again later.

S25HS512TFAMHI010
S25HS512TFAMHI010
ea.

Product details

  • Density
    512 MBit
  • Family
    HS-T
  • Interface Bandwidth
    102 MByte/s
  • Interface Frequency (SDR/DDR) (MHz)
    166 / 102
  • Interfaces
    Quad SPI
  • Lead Ball Finish
    Matte Tin Plating
  • Operating Temperature
    -40 °C to 85 °C
  • Operating Voltage
    1.8 V
  • Peak Reflow Temp
    260 °C
  • Planned to be available until at least
    2037
  • Publish in NPSG
    N
  • Publish in PSG
    N
  • Qualification
    Industrial
OPN
S25HS512TFAMHI010
Product Status active and preferred
Infineon Package
Package Name SOIC-16 (002-15547)
Packing Size 240
Packing Type TRAY
Moisture Level 3
Moisture Packing DRY
Lead-free Yes
Halogen Free Yes
RoHS Compliant Yes
Infineon stock last updated:
ea. in stock

Product Status
Active
Infineon Package
Package Name SOIC-16 (002-15547)
Packing Size 240
Packing Type TRAY
Moisture Level 3
Moisture Packing DRY
Lead Free
Halogen Free
RoHS Compliant
ea.
in stock
The S25HS512TFAMHI010 is a 512 Mb SEMPER™ NOR Flash memory with Infineon's 45-nm MIRRORBIT™ technology and Quad SPI interface, supporting up to 83 MBps SDR and 102 MBps DDR read speeds. It features flexible sector architectures, ISO 26262 ASIL-B compliance, built-in ECC, and Endurance Flex for up to 1,280,000 program-erase cycles. Operating from 1.7 V to 2.0 V, it is qualified for automotive AEC-Q100 Grade 1 and industrial use.

Features

  • 45-nm MIRRORBIT™ stores 2 bits/cell
  • Uniform and hybrid sector architectures
  • 256/512-byte page programming buffer
  • 1024-byte OTP secure silicon array
  • Quad SPI up to 102 MBps (DDR, 102 MHz)
  • Dual SPI up to 41.5 MBps (SDR, 166 MHz)
  • SPI up to 21 MBps (SDR, 166 MHz)
  • Functional safety: ISO26262 ASIL B compliant
  • Endurance Flex: high-endurance/retention
  • Data integrity CRC and built-in ECC (SECDED)
  • SafeBoot for init failure/config corruption
  • Legacy and advanced sector protection

Benefits

  • High density, reliable storage in small
  • Flexible sectoring for varied application
  • Fast programming for efficient data handling
  • Secure OTP for device authentication
  • High-speed Quad/Dual SPI for rapid data
  • Industry-leading functional safety for
  • Partitioning optimizes endurance
  • Robust data integrity with CRC and ECC
  • SafeBoot ensures system recovery and uptime
  • Advanced protection prevents unauthorized
  • Instant boot accelerates system startup
  • Hardware reset enables reliable system

Applications

Documents

Design resources

Developer community

{ "ctalist":[ { "link" : "https://community.infineon.com/t5/forums/postpage/choose-node/true", "label" : "Ask the community", "labelEn" : "Ask the community" }, { "link" : "https://community.infineon.com/t5/Forums/ct-p/products", "label" : "View all discussions", "labelEn" : "View all discussions" } ] }