Active and preferred
RoHS Compliant
Lead-free

S28HS512TGABHI010

ea.
in stock

Content could not be loaded

Unfortunately, we were unable to load the content for this section. You may want to refresh the page or try again later.

S28HS512TGABHI010
S28HS512TGABHI010
ea.

Product details

  • Density
    512 MBit
  • Family
    HS-T
  • Interface Bandwidth
    400 MByte/s
  • Interface Frequency (SDR/DDR) (MHz)
    200 / 200
  • Interfaces
    Octal
  • Lead Ball Finish
    Sn/Ag/Cu
  • Operating Temperature range
    -40 °C to 85 °C
  • Operating Voltage range
    1.7 V to 2 V
  • Operating Voltage
    1.8 V
  • Peak Reflow Temp
    260 °C
  • Planned to be available until at least
    2037
  • Qualification
    Industrial
OPN
S28HS512TGABHI010
Product Status active and preferred
Infineon Package
Package Name FBGA-24 (002-15550)
Packing Size 338
Packing Type TRAY
Moisture Level 3
Moisture Packing DRY
Lead-free Yes
Halogen Free Yes
RoHS Compliant Yes
Infineon stock last updated:
ea. in stock

Product Status
Active
Infineon Package
Package Name FBGA-24 (002-15550)
Packing Size 338
Packing Type TRAY
Moisture Level 3
Moisture Packing DRY
Lead Free
Halogen Free
RoHS Compliant
ea.
in stock
S28HS512TGABHI010 is a 512 Mbit SEMPER™ NOR flash for code and data storage over an octal interface. It operates from 1.7 V to 2.0 V across -40°C to 85°C (industrial) and supports 200 MHz SDR and 200 MHz DDR transfers for up to 400 MByte/s bandwidth. Data integrity features include Hamming ECC (SECDED), interface CRC, and a 1024-byte OTP secure silicon region. 24-ball BGA, 260°C reflow, RoHS and halogen-free.

Features

  • 45-nm MIRRORBIT™ stores 2 bits/cell
  • Uniform or hybrid sector architecture
  • 256 or 512-byte program buffer
  • 1024-byte OTP secure silicon array
  • Octal 8S-8S-8S and 8D-8D-8D
  • JEDEC JESD251 xSPI compliant
  • Data strobe (DS) for read capture
  • ECC on 16-byte units, SECDED
  • SafeBoot status detects init faults
  • AutoBoot outputs data after reset
  • LBP and ASP sector protection
  • Hardware or software reset support

Benefits

  • Higher density with fewer cells
  • Fits boot code and data layouts
  • Faster page program transactions
  • Stores IDs and secrets securely
  • High throughput on few signal pins
  • Easier host support via xSPI
  • Improves timing margin at high speed
  • Reduces bit errors in stored code
  • Enables recovery after bad power-up
  • Cuts boot time and host firmware steps
  • Prevents unauthorized code changes
  • Simplifies robust system reset design

Applications

Documents

Design resources

Developer community

{ "ctalist":[ { "link" : "https://community.infineon.com/t5/forums/postpage/choose-node/true", "label" : "Ask the community", "labelEn" : "Ask the community" }, { "link" : "https://community.infineon.com/t5/Forums/ct-p/products", "label" : "View all discussions", "labelEn" : "View all discussions" } ] }