FEATURES

- Single input voltage range from 5V to 21V
- Wide input voltage range from 1.0V to 21V with external Vcc bias voltage
- Integrated MOSFET drivers, Control FET, Synchronous FET with Schottky diode, bootstrap diode and the internal LDO
- Enable input with voltage monitoring capability
- Logic Level Tri-state PWM input
- Thermally compensated Over Current Indicator
- Open-drain over temperature and over current fault indication
- Under-voltage Lockout of VCC/LDO_Out
- Operating temp: -40°C < Tj < 125°C
- Package size: 5mm x 6mm PQFN
- RoHS6 Compliant, lead-free and halogen-free

DESCRIPTION

The IR3742 integrated PowIRstage® is a synchronous buck gate driver IC with co-packed control and synchronous MOSFETs and Schottky diode. It is optimized internally for PCB layout, heat transfer and driver/MOSFET timing. Custom designed gate driver and MOSFET combination enables higher efficiency at lower output voltages required by cutting edge ASIC, FPGA and advanced controller.

Up to 1.5MHz switching frequency enables high performance transient response, allowing miniaturization of output inductors, as well as input and output capacitors while maintaining industry leading efficiency. The IR3742’s superior efficiency enables smallest size and lower solution cost.

The IR3742 includes an over current indicator and over temperature indicator in the event of a fault condition.

APPLICATIONS

- Computing Applications
- Set Top Box Applications
- Storage Applications
- Data Center Applications
- Distributed Point of Load Power Architectures

ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Base Part Number</th>
<th>Package Type</th>
<th>Standard Pack</th>
<th>Orderable Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>IR3742</td>
<td>PQFN 5 mm x 6 mm</td>
<td>Tape and Reel</td>
<td>4000 IR3742MTRPBF</td>
</tr>
</tbody>
</table>
BASIC APPLICATION

Figure 1: IR3742 Basic Application Circuit

PINOUT DIAGRAM

Figure 3: 5mm x 6mm PQFN (Top View)
Figure 4: Simplified Block Diagram
## PIN DESCRIPTIONS

<table>
<thead>
<tr>
<th>PIN #</th>
<th>PIN NAME</th>
<th>PIN DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1, 2, 3, 8, 16</td>
<td>NC</td>
<td>Must be connected to signal ground on the PCB layout.</td>
</tr>
<tr>
<td>4, 17</td>
<td>Gnd</td>
<td>Signal ground for internal reference and control circuitry.</td>
</tr>
<tr>
<td>5</td>
<td>OC_En</td>
<td>Over current detection enable pin. Floating this pin enables the over current detection. Shorting this pin to GND disables the over current detection.</td>
</tr>
<tr>
<td>6</td>
<td>PWM</td>
<td>Logic level tri-state PWM input. “High” turns the control MOSFET on, and “Low” turns the synchronous MOSFET on. “Tri-state” turns both MOSFETs off.</td>
</tr>
<tr>
<td>7</td>
<td>Fault</td>
<td>Open-drain fault indication. Connect a pull-up resistor from this pin to Vcc. Fault pin stays high when VCC/LDO_Out or Enable voltage is below their thresholds. In normal operation, Fault pin stays high. When over temperature or over current occurs, Fault pin is latched low. Recycle Vcc or Enable to reset.</td>
</tr>
<tr>
<td>9</td>
<td>V_in</td>
<td>Input for internal LDO. A 1.0µF capacitor should be connected between this pin and PGnd. If an external supply is connected to Vcc/LDO_out pin, this pin should be shorted to Vcc/LDO_out pin.</td>
</tr>
<tr>
<td>10</td>
<td>Vcc/LDO_Out</td>
<td>Output of the internal LDO and optional input of an external biased supply voltage. A minimum 2.2µF ceramic capacitor is recommended between this pin and PGnd.</td>
</tr>
<tr>
<td>11</td>
<td>PGnd</td>
<td>Power Ground. This pin serves as a separated ground for the MOSFET drivers and should be connected to the system’s power ground plane.</td>
</tr>
<tr>
<td>12</td>
<td>SW</td>
<td>Switch node. Connect this pin to the output inductor.</td>
</tr>
<tr>
<td>13</td>
<td>PV_in</td>
<td>Input voltage for power stage.</td>
</tr>
<tr>
<td>14</td>
<td>Boot</td>
<td>Supply voltage for high side driver, a 100nF capacitor should be connected between this pin and SW pin.</td>
</tr>
<tr>
<td>15</td>
<td>Enable</td>
<td>Enable pin to turn on and off the device. Input voltage monitoring (input UVLO) can also be implemented by connecting this pin to PVin pin through a resistor divider.</td>
</tr>
</tbody>
</table>
## ABSOLUTE MAXIMUM RATINGS

Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications are not implied.

<table>
<thead>
<tr>
<th>Description</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>PVin, Vin to PGnd (Note 4)</td>
<td>-0.3V to 25V</td>
</tr>
<tr>
<td>Vcc/LDO_Out to PGnd (Note 4)</td>
<td>-0.3V to 8V (Note 1)</td>
</tr>
<tr>
<td>Boot to PGnd (Note 4)</td>
<td>-0.3V to 33V</td>
</tr>
<tr>
<td>SW to PGnd (Note 4)</td>
<td>-0.3V to 25V (DC), -Vcc for 20ns (AC)</td>
</tr>
<tr>
<td>Boot to SW</td>
<td>-0.3V to Vcc + 0.3V (Note 2)</td>
</tr>
<tr>
<td>Fault to Gnd (Note 4)</td>
<td>-0.3V to Vcc + 0.3V (Note 2)</td>
</tr>
<tr>
<td>PWM, to Gnd</td>
<td>-0.3V to 5V</td>
</tr>
<tr>
<td>Enable, OC_En to Gnd (Note 4)</td>
<td>-0.3V to +3.9V</td>
</tr>
<tr>
<td>PGnd to Gnd</td>
<td>-0.3V to +0.3V</td>
</tr>
</tbody>
</table>

### THERMAL INFORMATION

- Junction to Ambient Thermal Resistance $\Theta_{JA}$: 30 °C/W (Note 3)
- Junction to PCB Thermal Resistance $\Theta_{J,PCB}$: 2 °C/W
- Storage Temperature Range: -55°C to 150°C
- Junction Temperature Range: -40°C to 150°C

**Notes:**

- **Note 1:** Vcc must not exceed 7.5V for Junction Temperature between -10°C and -40°C.
- **Note 2:** Must not exceed 8V.
- **Note 3:** Based on a 4-layer PCB board (2.23”x2”) using 2 oz. copper on each layer.
- **Note 4:** PGnd pin and Gnd pin are connected together.
## ELECTRICAL SPECIFICATIONS

### RECOMMENDED OPERATING CONDITIONS

<table>
<thead>
<tr>
<th>Condition</th>
<th>SYMBOL</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Voltage Range with External Vcc Note 5, Note 7</td>
<td>$V_{PV_{in}}$</td>
<td>1.0</td>
<td>21</td>
<td>V</td>
</tr>
<tr>
<td>Input Voltage Range with Internal LDO Note 6, Note 7</td>
<td>$V_{in}, PV_{in}$</td>
<td>5.5</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>Supply Voltage Range (Note 6)</td>
<td>$V_{CC}$</td>
<td>4.5</td>
<td>7.5</td>
<td></td>
</tr>
<tr>
<td>Supply Voltage Range (Note 6)</td>
<td>Boot to SW</td>
<td>4.5</td>
<td>7.5</td>
<td></td>
</tr>
<tr>
<td>Output Current Range</td>
<td>$I_O$</td>
<td>0</td>
<td>20</td>
<td>A</td>
</tr>
<tr>
<td>Switching Frequency</td>
<td>$F_S$</td>
<td>300</td>
<td>1500</td>
<td>kHz</td>
</tr>
<tr>
<td>Operating Junction Temperature</td>
<td>$T_J$</td>
<td>-40</td>
<td>125</td>
<td>°C</td>
</tr>
</tbody>
</table>

Note 5: $V_{in}$ is connected to $V_{cc}$ to bypass the internal LDO.

Note 6: $V_{in}$ is connected to $PV_{in}$. For single-rail applications with $PV_{in}=V_{in}<7.4V$, the internal LDO may operate in dropout mode. Please refer to the application information of the Internal LDO and the Over Current Protection.

Note 7: Maximum SW node voltage should not exceed 25V.

## ELECTRICAL CHARACTERISTICS

Unless otherwise specified, these specifications apply over, $7.4V < V_{in} = PV_{in} < 21V$, $0^\circ C < T_J < 125^\circ C$. Typical values are specified at $T_a = 25^\circ C$.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Power Stage</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power Losses</td>
<td>$P_{LOSS}$</td>
<td>$PV_{in} = V_{in} = 12V, V_{o} = 1.2V, I_o = 20A, F_s = 600kHz, L = 0.3uH, Note 8</td>
<td></td>
<td></td>
<td>4.98</td>
<td>W</td>
</tr>
<tr>
<td>Top Switch $R_{DS(ON)}$</td>
<td>$R_{DS(on)-T}$</td>
<td>$V_{BOOT} - V_{sw} = 6.8V, I_o = 20A, T_J = 25^\circ C$</td>
<td>8</td>
<td></td>
<td>10.4</td>
<td>mΩ</td>
</tr>
<tr>
<td>Bottom Switch $R_{DS(ON)}$</td>
<td>$R_{DS(on)-B}$</td>
<td>$V_{CC} = 6.8V, I_o = 20A, T_J = 25^\circ C$</td>
<td>4</td>
<td></td>
<td>5.2</td>
<td>mΩ</td>
</tr>
<tr>
<td>Bootstrap Diode Forward Voltage</td>
<td>$V_{FWD}$</td>
<td>$I(Boot) = 15mA$</td>
<td>200</td>
<td></td>
<td>550</td>
<td>mV</td>
</tr>
<tr>
<td>SW Leakage Current</td>
<td>$I_{SW}$</td>
<td>$V_{SW} = 0V, Enable = 0V$</td>
<td></td>
<td>1</td>
<td></td>
<td>μA</td>
</tr>
<tr>
<td>Dead Band Time</td>
<td>$T_D$</td>
<td>Note 8</td>
<td>10</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>PWM Comparator</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PWM Input High Threshold</td>
<td>$V_{PWM-HIGH}$</td>
<td>PWM Tri-State to High</td>
<td>2.5</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>PWM Input Low Threshold</td>
<td>$V_{PWM-LOW}$</td>
<td>PWM Tri-State to Low</td>
<td>0.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>PWM Tri-State Float Voltage</td>
<td>$V_{PWM-TRI}$</td>
<td>PWM Floating</td>
<td>1.35</td>
<td>1.65</td>
<td>1.8</td>
<td>V</td>
</tr>
<tr>
<td>Hysteresis</td>
<td>$V_{PWM-HYS}$</td>
<td>Active to Tri-state or Tri-state to Active, Note 8</td>
<td>0.1</td>
<td>0.2</td>
<td>0.3</td>
<td>V</td>
</tr>
</tbody>
</table>
ELECTRICAL CHARACTERISTICS (CONTINUED)

Unless otherwise specified, these specifications apply over, 7.4V < Vin = PVin < 21V, 0°C < TJ < 125°C. Typical values are specified at Ta = 25°C.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Tri-State Propagation Delay</td>
<td>T_PWM-DELAY</td>
<td>PWM Tri-state to low transition of SW node, Note 8</td>
<td>19.8</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>PWM Tri-state to high transition of SW node, Note 8</td>
<td>36.4</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>PWM Sink Impedance</td>
<td>R_PWM-SINK</td>
<td>PWM = 3.3V</td>
<td>3.57</td>
<td>4.8</td>
<td>6.63</td>
<td>kΩ</td>
</tr>
<tr>
<td>PWM Source Impedance</td>
<td>R_PWM-SOURCE</td>
<td>PWM = GND</td>
<td>3.57</td>
<td>4.8</td>
<td>6.63</td>
<td>kΩ</td>
</tr>
<tr>
<td>Internal Pull Up Voltage</td>
<td>V_PWM-PULLUP</td>
<td>Vcc &gt; UVLO</td>
<td>3.3</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Minimum Pulse Width</td>
<td>T_PWM-MIN</td>
<td>Note 8</td>
<td>41</td>
<td>58</td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

**Supply Current**

| Vin Supply Current (standby)            | I_std(Standby) | EN = Low, No Switching                                                      |       | 125   |       | µA    |
| Vin Supply Current (dynamic)            | I_std(Dyn)     | EN = High, F_s = 600kHz, V_in = PV_in = 21V                                | 20    | 23    |       | mA    |

| Vcc/LDO_Out                             |               |                                                                           |       |       |       |       |
| Output Voltage                          | Vcc           | V_in(min) = 7.4V, Io = 0-50mA, Cload = 2.2uF; EN = High                   | 6.5   | 6.8   | 7.0   | V     |
| LDO Dropout Voltage                     | Vcc_drop      | V_in=6.5V, Io=50mA, Cload=2.2uF                                           | 0.88  |       |       | V     |
| Short Circuit Current                   | I_short       | EN = High                                                                   | 70    |       |       | mA    |

**Under-Voltage Lockout**

| Vcc-Start Threshold                     | VcC UVLO Start| Vcc rising trip Level                                                       | 3.9   | 4.15  | 4.4   | V     |
| Vcc-Stop Threshold                     | VcC UVLO Stop | Vcc falling trip Level                                                      | 3.5   | 3.86  | 4.1   | V     |
| Enable-Start-Threshold                 | Enable UVLO Start | ramping up                                                               | 1.13  | 1.19  | 1.27  | V     |
| Enable-Stop-Threshold                  | Enable UVLO Stop | ramping down                                                              | 0.85  | 0.93  | 1.1   | V     |
| Enable Leakage Current                 | I_EN_LK       | Enable = 3.3V                                                              | 1     |       |       | µA    |
ELECTRICAL CHARACTERISTICS (CONTINUED)

Unless otherwise specified, these specifications apply over, \( 7.4V < V_{in} = PV_{in} < 21V \), \( 0^\circ C < T_J < 125^\circ C \). Typical values are specified at \( T_a = 25^\circ C \).

<table>
<thead>
<tr>
<th>Fault</th>
<th>( I_{LIMIT} )</th>
<th>( T_J = 25^\circ C )</th>
<th>29</th>
<th>35</th>
<th>41</th>
<th>A</th>
</tr>
</thead>
<tbody>
<tr>
<td>Over Current Limit</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Over Temperature</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Threshold</td>
<td>( T_{TSD} )</td>
<td>Note 8</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Fault Voltage Low</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OC_EN Fault Disable</td>
<td>( V_{FAULT} )</td>
<td>( I_{FAULT} = -5mA )</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>( V_{DISABLE} )</td>
<td>Note 8</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note 8: Guaranteed by design, but not tested in production.
TYPICAL OPERATING CHARACTERISTICS (-40°C TO +125°C)

Test Conditions: PVin=Vin=12V, VCC=6.8V, Vout = 1.2V, L=470nH, Switching Frequency = 300kHz, TA=25°C and natural convection cooling unless otherwise noted.

Figure 5: Power Loss vs. Output Current

Figure 6: Power Loss vs. Switching Frequency

Figure 7: Power Loss vs. Input Voltage

Figure 8: Power Loss vs. Driver Supply Voltage

Figure 9: VCC vs. Frequency

Figure 10: Driver Supply Current vs. Switching Frequency
TYPICAL OPERATING CHARACTERISTICS (-40°C TO +125°C)

Test Conditions: \( PV_{\text{in}} = 12V, V_{\text{CC}} = 6.8V, V_{\text{out}} = 1.2V, L = 470\,\text{nH}, \) Switching Frequency = 300kHz, \( T_A = 25°C \) and natural convention cooling unless otherwise noted.

Figure 11: Driver Supply Current vs. Driver Supply Voltage

Figure 12: Normalized Driver Supply Current vs. Output Current

Figure 13: UVLO Threshold vs. Temperature

Figure 14: PWM Threshold vs. Driver Supply Voltage

Figure 15: PWM Threshold vs. Temperature

Figure 16: EN Threshold vs. VCC Voltage
TYPICAL OPERATING CHARACTERISTICS (-40°C TO +125°C)

Test Conditions: PVin=Vin=12V, VCC=6.8V, Vout = 1.2V, L=470nH, Switching Frequency = 300kHz, TA=25°C and natural convention cooling unless otherwise noted.

Figure 17: EN Threshold vs. Temperature

Figure 18: Boot Diode Forward Voltage vs. Temperature
TYPICAL OPERATING CHARACTERISTICS (-40°C TO +125°C)

Test Conditions: PVin=Vin=12V, VCC=6.8V, Vout = 1.2V, L=470nH, Switching Frequency = 300kHz, T_A=25°C and natural convention cooling unless otherwise noted.

Figure 19: Switching Waveform, Iout = 0A
Figure 20: Switching Waveform, Iout = 10A
Figure 21: Switching Waveform, Iout = 20A
Figure 22: PWM to SW Delay, Iout = 10A
Figure 23: PWM Tri-state Delay, Iout = 10A
Figure 24: PWM Tri-state Delay, Iout = 10A
THEORY OF OPERATION

DESCRIPTION
The IR3742 PowIRStage® is a synchronous buck driver with co-packed MOSFETs with integrated Schottky diode, which provides system designers with ease of use and flexibility required in medium current low-profile applications.

The IR3742 is designed to work with a PWM controller. The IR3742 PWM input is compatible with 3.3V logic signal and 7V tolerant. It accepts 3-level PWM input signals with tri-state.

The IR3742 provides a fault indicator that monitors over current events and over temperature events.

UNDER-VOLTAGE LOCKOUT AND POR
The Power On Ready (POR) circuit monitors the voltage of VCC/LDO_Output pin and the Enable pin. It assures that the MOSFET driver outputs remain off whenever either of these two signals is below the set thresholds. The POR signal is generated when all these signals reach the valid logic level (see system block diagram). Normal operation resumes once both VCC/LDO_Output and Enable voltages rise above their thresholds.

ENABLE/EXTERNAL PVIN MONITOR
The IR3742 has an Enable function providing another level of flexibility for start-up. The Enable pin has a precise threshold which is internally monitored by Under-Voltage Lockout (UVLO) circuit. If the voltage at Enable pin is below its UVLO threshold, both high-side and low-side FETs are off. When Enable pin is below its UVLO, and Fault stays low.

The Enable pin should not be left floating. A pull-down resistor in the range of several kilo-ohms is recommended to between the Enable Pin and ground.

In addition to being a logical input, the Enable pin can help form a precise input voltage UVLO. As shown in Figure 25, the input of the Enable pin is derived from the PVin voltage by a resistive divider, R1 and R2. By selecting different divider ratios, users can program the UVLO threshold voltage for the bus voltage UVLO. It prevents the IR3742 from regulating at PVin lower than the desired voltage level. Figure 26 shows the start-up waveform with the input UVLO voltage set at 10V.

![Image](image_url)

**Figure 25:** Implementation of Input Under-Voltage Lockout (UVLO) using Enable Pin

**Figure 26:** Illustration of start-up with PVin UVLO threshold voltage of 10V. The internal soft-start is used in this case.

INTERNAL LDO
The IR3742 has an internal Low Dropout Regulator (LDO), offering 6.8V. 6.8 VCC voltage results in higher full load efficiency due to less conduction loss.

The internal LDO is beneficial for single rail (supply) applications, where no external bias supplies will be
needed. For these applications, $V_{in}$ pin should be connected to $PV_{in}$ and $V_{CC/LDO\_Out}$ pin is left floating as shown in Figure 27. 1.0μF and 2.2μF ceramic bypass capacitors should be placed close to $V_{in}$ pin and $V_{CC/LDO\_Out}$ pin respectively.

Figure 27: Internally Biased Single-Rail Configuration

$V_{CC/LDO\_Out}$ pin can be directly connected to the $PV_{in}$ pin to bypass the internal LDO and therefore to avoid the voltage drop on the internal LDO. This configuration is illustrated in Figure 28.

Figure 29 shows the configuration using an external $V_{CC}$ voltage. With this configuration, the input voltage range can be extended down to 1.0V.

It should be noted as the $V_{CC}$ voltage decreases, the efficiency and the over current limit will decrease due to the increase of $R_{DS(on)}$. Please refer to the section of the over current protection for more information.

Figure 28: Single-Rail Configuration for 4.5V-7V inputs

PWM TRI-STATE INPUT

The IR3742 PWM accepts 3-level input signals. When PWM input is high, the synchronous MOSFET is turned off and the control MOSFET is turned on. When the PWM input is low, control MOSFET is turned off and synchronous MOSFET is turned on. Figure 19 - Figure 24 show the PWM input and the corresponding SW output of the IR3742. If PWM pin is floated, the built-in resistors pull the PWM pin into a tri-state region centered about 1.65V.

OVER CURRENT INDICATOR AND OC_EN

The over current indication monitors the current through the Synchronous MOSFET using $R_{DS(on)}$ sensing. This method enhances the converter's efficiency and reduces cost by eliminating a current sense resistor and any layout related noise issues. The current limit is pre-set internally and is compensated according to the IC temperature. So at different ambient temperature, the over-current threshold remains almost constant.

Over current is measured at the valley of the inductor current. Over current events are flagged after PWM goes high and the internal LDrv signal goes low. The drivers follow the PWM signal even when an over current event is detected and/or the Fault indicator is set.

$OC\_en$ signal enables the over current fault indicator functionality. IR3742 pulls Fault low when an over current event is detected, if $OC\_en$ is set high. If a fault is set, toggling $OC\_en$ does not reset the Fault signal.
Figure 30: OC Indicator Threshold over temperature

THERMAL FAULT INDICATOR

Temperature sensing is provided inside IR3742. The trip threshold is typically set to 145°C. When trip threshold is exceeded, the open drain fault pin pulls low. The driver will continue switching if a PWM signal is applied and the part is enabled. The fault pin remains low until Enable is pulled low or VCC_UVLO_STOP is triggered.

FAULT OUTPUT

The Fault signal is an open drain signal that requires an external pull up resistor. High state indicates no over current event occurred and no over temperature events were detected. The Fault signal is an indicator that does not prevent the driver from following the PWM signal when set.

Clearing or resetting the Fault signal requires the toggling of the Enable signal or toggling the VCC_UVLO. Fault remains low after setting until it is reset with Enable or VCC.

MINIMUM SWITCH PULSE AND PWM PULSE CONSIDERATIONS

PWM pulses control the switching of the converter in normal operation. However, the IR3742 blanks PWM pulses that are too short. To avoid blanking PWM pulses, ensure the minimum PWM pulse is greater than 70ns.

The switch node also has a minimum pulse width. The minimum pulse is the shortest amount of time which Ctrl FET may be reliably turned on.

Any design or application using IR3742 must ensure operation with a pulse width that is longer than this minimum on-time and preferably higher than 70ns. This is necessary for the circuit to operate without jitter and pulse-skipping, which can cause high inductor current ripple and high output voltage ripple.

\[ t_{on} = \frac{D}{F_s} = \frac{V_{out}}{V_{in} \times F_s} \]

In any application that uses IR3742, the following condition must be satisfied:

\[ t_{on(min)} \leq t_{on} \]

\[ t_{on(min)} \leq \frac{V_{out}}{V_{in} \times F_s}, \text{ therefore, } V_{in} \times F_s \leq \frac{V_{out}}{t_{on(min)}} \]

The minimum output voltage is limited by the reference voltage and hence \( V_{out(min)} = 0.6 \text{ V} \). Therefore,

\[ V_{in} \times F_s \leq \frac{V_{out(min)}}{t_{on(min)}} = \frac{0.6V}{70ns} = 8.57V / \mu s \]

Therefore, at the maximum recommended input voltage 21V and minimum output voltage, the converter should be designed at a switching frequency that does not exceed 408 kHz. Conversely, at the maximum switching frequency (1.5 MHz) and minimum output voltage (0.6V), the input voltage \( (PV_{in}) \) should not exceed 5.7V, otherwise pulse skipping will happen.

MAXIMUM DUTY RATIO

The maximum duty ratio for the IR3742 is determined by the Toff time. Each cycle requires the gate to be turned off for a minimum of 250ns. This provides an upper limit on the operating duty ratio. IR3742 is designed to operate from 300 kHz to 1.5 MHz. implying maximum duty cycles of 92.5% and 62.5% respectively.
DESIGN EXAMPLE

The following example is a typical application for IR3742. The application circuit is shown in Figure 1.

\[ PV_{in} = V_{in} = 12V \ (\pm 10\%) \]
\[ V_o = 1.2V \]
\[ I_o = 20A \]

Peak-to-Peak Ripple Voltage = ±1% of \( V_o \)
\[ \Delta V_o = \pm 4\% \text{ of } V_o \ (\text{for } 30\% \text{ Load Transient}) \]
\[ F_s = 300 \text{ kHz} \]

EXTERNAL PVIN MONITOR (INPUT UVLO)

As explained in the section of Enable/External PV\( _{in} \) monitor, the input voltage, \( PV_{in} \), can be monitored by connecting the Enable pin to \( PV_{in} \) through a set of resistor divider. When \( PV_{in} \) exceeds the desired voltage level such that the voltage at the Enable pin exceeds the Enable threshold, 1.2V, the IR3742 is turned on. The implementation of this function is shown in Figure 25.

For a typical Enable threshold of \( V_{EN} = 1.2 \text{ V} \)

\[ PV_{in(min)} \times \frac{R_2}{R_1 + R_2} = V_{EN} = 1.2 \]

\[ R_2 = R_1 \times \frac{V_{EN}}{PV_{in(min)} - V_{EN}} \]

For the minimum input voltage \( PV_{in (min)} = 9.2V \), select \( R_1 = 49.9k\Omega \), and \( R_2 = 7.5k\Omega \).

BOOTSTRAP CAPACITOR SELECTION

To drive the Control FET, it is necessary to supply a gate voltage at least 4V greater than the voltage at the SW pin, which is connected to the source of the Control FET. This is achieved by using a bootstrap configuration, which comprises the internal bootstrap diode and an external bootstrap capacitor, C1, as shown in Figure 31. The operation of the circuit is as follows: When the sync FET is turned on, the capacitor node connected to SW is pulled low. \( V_{cc} \) starts to charge C1 through the internal bootstrap diode. The voltage, \( V_c \), across the bootstrap capacitor C1 can be calculated as

\[ V_c = V_{cc} - V_D \]

where \( V_D \) is the forward voltage drop of the bootstrap diode.

When the control FET turns on in the next cycle, the SW node voltage rises to the bus voltage, \( PV_{in} \). The voltage at the Boot pin becomes:

\[ V_{BOOT} = PV_{in} + V_{cc} - V_D \]

A good quality ceramic capacitor of 0.1\( \mu \text{F} \) with voltage rating of at least 25V is recommended for most applications.

INPUT CAPACITOR SELECTION

Good quality input capacitors are necessary to minimize the input ripple voltage and to supply the switch current during the on-time. The input capacitors should be selected based on the RMS value of the input ripple current and requirement of the input ripple voltage.

The RMS value of the input ripple current can be calculated as follows:
\[ I_{\text{RMS}} = I_o \times \sqrt{D \times (1 - D)} \]

Where \( D \) is the duty cycle and \( I_o \) is the output current. For \( I_o=20 \text{A} \) and \( D=0.1 \), \( I_{\text{RMS}} = 6 \text{A} \)

The input voltage ripple is the result of the charging of the input capacitors and the voltage induced by ESR and ESL of the input capacitors.

Ceramic capacitors are recommended due to their high ripple current capabilities. They also feature low ESR and ESL at higher frequency which enables better efficiency.

For this application, it is suggested to use three 22\( \mu \)F/25V ceramic capacitors, C3216X5R1E226M, from TDK. In addition, although not mandatory, a 1x330\( \mu \)F, 25V SMD capacitor EEE-FK1E331P from Panasonic may also be used as a bulk capacitor and is recommended if the input power supply is not located close to the converter.

### HIGH OUTPUT VOLTAGE DESIGN CONSIDERATION

When using IR3742 for higher voltage levels, the design should consider maximum duty cycle, power loss and current sensing. Power loss and thermals need to be accounted for when running high loads.

The maximum output voltage is limited by the required off time. When selecting the switching frequency and output voltage, each cycle should never have less than 250nS off time. IR3742 can reach higher output voltages at lower switching frequencies since the required off time is a smaller percentage at slower frequencies.

IR3742 can provide high output voltages, but may require an external cooling. When running high output voltage or higher current rails, care should be taken to ensure the part is adequate cooled.

Inductor current sensing range needs to be addressed. Depending on the controller and current sense methodology, the input range of the current sense circuit maybe a limiting factor on the maximum output voltage.

### INDUCTOR SELECTION

The inductor is selected based on output power, operating frequency and efficiency requirements. A low inductor value causes large ripple current, resulting in the smaller size, faster response to a load transient but poor efficiency and high output noise. Generally, the selection of the inductor value can be reduced to the desired maximum ripple current in the inductor \((\Delta i)\). The optimum point is usually found between 20% and 40% ripple of the output current.

The saturation current of the inductor is desired to be higher than the over current limit plus the inductor ripple current. An inductor with soft-saturation characteristic is recommended.

For the buck converter, the inductor value for the desired operating ripple current can be determined using the following relation:

\[
P V_{\text{inmax}} - V_o = L \times \frac{\Delta i_{L_{\text{max}}}}{\Delta t} ; \Delta t = \frac{D}{F_s}
\]

\[
L = (P V_{\text{inmax}} - V_o) \times \frac{V_o}{V_{\text{in}} \times \Delta i_{L_{\text{max}}} \times F_s}
\]

Where:
- \( P V_{\text{inmax}} \) = Maximum input voltage
- \( V_o \) = Output Voltage
- \( \Delta i_{L_{\text{max}}} \) = Maximum Inductor Peak-to-Peak Ripple Current
- \( F_s \) = Switching Frequency
- \( \Delta t \) = On time
- \( D \) = Duty Cycle

Select \( \Delta i_{L_{\text{max}}} \approx 35% \times I_o \), then the output inductor is calculated to be 0.51 \( \mu \)H. Select \( L=0.47 \mu \)H, 744309047, from Wurth Electronics which provides an inductor suitable for this application.

### OUTPUT CAPACITOR SELECTION

Output capacitors are usually selected to meet two specific requirements: (1) Output ripple voltage and (2) load transient response. The load transient response is also greatly affected by the control bandwidth. So it is common practice to select the output capacitors to meet the requirements of the
output ripple voltage first, and then design the control bandwidth to meet the transient load response. For some cases, even with the highest allowable control bandwidth, the resulting load transient response still cannot meet the requirement. The number of output capacitors then need to be increased.

The voltage ripple is attributed by the ripple current charging the output capacitors, and the voltage drop due to the Equivalent Series Resistance (ESR) and the Equivalent Series Inductance (ESL). Following lists the respective peak-to-peak ripple voltages:

\[
\Delta V_{v(C)} = \frac{\Delta i_{L_{\text{max}}}}{8 \times C_o \times f_s}
\]

\[
\Delta V_{v(ESR)} = \Delta i_{L_{\text{max}}} \times ESR
\]

\[
\Delta V_{v(ESL)} = \left( \frac{P V_{in} - V}{L} \right) \times ESL
\]

Where \(\Delta i_{L_{\text{max}}}\) is maximum inductor peak-to-peak ripple current.

Good quality ceramic capacitors are recommended due to their low ESR, ESL and the small package size. It should be noted that the capacitance of ceramic capacitors are usually de-rated with the DC and AC biased voltage. It is important to use the de-rated capacitance value for the calculation of output ripple voltage as well as the voltage loop compensation design. The de-rated capacitance value may be obtained from the manufacturer's datasheets.

In this case, three 22uF ceramic capacitors, C2012X5R0J226M, from TDK are used to achieve ±12mV peak-to-peak ripple voltage requirement. The de-rated capacitance value with 1.2VDC bias and 10mVAC voltage is around 18uF each.
LAYOUT RECOMMENDATIONS

The layout is very important when designing high frequency switching converters. Layout will affect noise pickup and can cause a good design to perform with worse than expected results.

Make the connections for the power components in the top layer with wide, copper filled areas or polygons. In general, it is desirable to make proper use of power planes and polygons for power distribution and heat dissipation.

The inductor, output capacitors and the IR3742 should be as close to each other as possible. This helps to reduce the EMI radiated by the power traces due to the high switching currents through them. Place the input capacitor directly at the $V_{in}$ pin of IR3742.

The feedback part of the system should be kept away from the inductor and other noise sources.

The critical bypass components such as capacitors for $V_{in}$ and $V_{CC}$ should be close to their respective pins. In a multilayer PCB use one layer as a power ground plane and have a control circuit ground (analog ground), to which all signals are referenced. The goal is to localize the high current path to a separate loop that does not interfere with the more sensitive analog control function. These two grounds must be connected together on the PC board layout at a single point. It is recommended to place all the compensation parts over the analog ground plane in top layer.

The Power QFN is a thermally enhanced package. Based on thermal performance it is recommended to use at least a 4-layers PCB. To effectively remove heat from the device the exposed pad should be connected to the ground plane using via holes. Figure 32 - Figure 35 illustrates the implementation of the layout guidelines outlined above, on the IRDC3742 4-layer demo board.

![Figure 32: IRDC3742 Demo Board – Top Layer](image)
Single point connection between AGND & PGND, should be close to the PowIRStage kept away from noise sources.

Figure 33: IRDC3742 Demo Board – Bottom Layer

Figure 34: IRDC3742 Demo Board – Middle Layer 1
Figure 35: IRDC3742 Demo Board – Middle Layer 2
PCB METAL AND COMPONENT PLACEMENT

Evaluations have shown that the best overall performance is achieved using the substrate/PCB layout as shown in following figures. PQFN devices should be placed to an accuracy of 0.050mm on both X and Y axes. Self-centering behavior is highly dependent on solders and processes, and experiments should be run to confirm the limits of self-centering on specific processes.

For further information, please refer to “SupIRBuck™ Multi-Chip Module (MCM) Power Quad Flat No-Lead (PQFN) Board Mounting Application Note.” (AN1132)

Figure 36: PCB Metal Pad Spacing (all dimensions in mm)

* Contact International Rectifier to receive an electronic PCB Library file in your preferred format
SOLDER RESIST

IR recommends that the larger Power or Land Area pads are Solder Mask Defined (SMD.) This allows the underlying Copper traces to be as large as possible, which helps in terms of current carrying capability and device cooling capability.

When using SMD pads, the underlying copper traces should be at least 0.05mm larger (on each edge) than the Solder Mask window, in order to accommodate any layer to layer misalignment. (i.e. 0.1mm in X & Y.)

However, for the smaller Signal type leads around the edge of the device, IR recommends that these are Non Solder Mask Defined (NSMD) or Copper Defined.

When using NSMD pads, the Solder Resist Window should be larger than the Copper Pad by at least 0.025mm on each edge, (i.e. 0.05mm in X&Y,) in order to accommodate any layer to layer misalignment.

Ensure that the solder resist in-between the smaller signal lead areas are at least 0.15mm wide, due to the high x/y aspect ratio of the solder mask strip.

![Solder Resist Diagram]

**Figure 37: Solder Resist**
STENCIL DESIGN

Stencils for PQFN can be used with thicknesses of 0.100-0.250mm (0.004-0.010"). Stencils thinner than 0.100mm are unsuitable because they deposit insufficient solder paste to make good solder joints with the ground pad; high reductions sometimes create similar problems. Stencils in the range of 0.125mm-0.200mm (0.005-0.008"), with suitable reductions, give the best results.

Evaluations have shown that the best overall performance is achieved using the stencil design shown in following figure. This design is for a stencil thickness of 0.127mm (0.005"). The reduction should be adjusted for stencils of other thicknesses.

Figure 38: Stencil Pad Spacing (all dimensions in mm)
MARKING INFORMATION

LOGO
PART NUMBER
SITE/DATE/MARKING CODE
LOT CODE
PIN 1

PACKAGE INFORMATION

<table>
<thead>
<tr>
<th>DIM</th>
<th>MILIMITERS</th>
<th>INCHES</th>
<th>DIM</th>
<th>MILIMITERS</th>
<th>INCHES</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>MIN</td>
<td>MAX</td>
<td>MIN</td>
<td>MAX</td>
<td>MIN</td>
</tr>
<tr>
<td>A</td>
<td>0.800</td>
<td>1.000</td>
<td>0.0315</td>
<td>0.0394</td>
<td>L</td>
</tr>
<tr>
<td>A1</td>
<td>0.000</td>
<td>0.050</td>
<td>0.0000</td>
<td>0.0020</td>
<td>M</td>
</tr>
<tr>
<td>b</td>
<td>0.375</td>
<td>0.475</td>
<td>0.1477</td>
<td>0.1871</td>
<td>N</td>
</tr>
<tr>
<td>b1</td>
<td>0.250</td>
<td>0.350</td>
<td>0.0098</td>
<td>0.1379</td>
<td>O</td>
</tr>
<tr>
<td>c</td>
<td>0.203 REF.</td>
<td>0.008 REF.</td>
<td>P</td>
<td>3.242</td>
<td>3.342</td>
</tr>
<tr>
<td>D</td>
<td>5.000 BASIC</td>
<td>1.969 BASIC</td>
<td>Q</td>
<td>1.265</td>
<td>1.365</td>
</tr>
<tr>
<td>E</td>
<td>6.000 BASIC</td>
<td>2.362 BASIC</td>
<td>R</td>
<td>2.644</td>
<td>2.744</td>
</tr>
<tr>
<td>e</td>
<td>1.033 BASIC</td>
<td>0.0407 BASIC</td>
<td>S</td>
<td>1.500</td>
<td>1.600</td>
</tr>
<tr>
<td>e1</td>
<td>0.650 BASIC</td>
<td>0.0256 BASIC</td>
<td>t1, t2, t3</td>
<td>0.401 BASIC</td>
<td>0.016 BASIC</td>
</tr>
<tr>
<td>e2</td>
<td>0.852 BASIC</td>
<td>0.0335 BASIC</td>
<td>t4</td>
<td>1.153 BASIC</td>
<td>0.045 BASIC</td>
</tr>
<tr>
<td>i5</td>
<td>t5</td>
<td>0.727 BASIC</td>
<td>0.0286 BASIC</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
ENVIRONMENTAL QUALIFICATIONS

<table>
<thead>
<tr>
<th>Qualification Level</th>
<th>Industrial</th>
</tr>
</thead>
<tbody>
<tr>
<td>Moisture Sensitivity Level</td>
<td>5mm x 6mm PQFN</td>
</tr>
</tbody>
</table>

**ESD**

- **Machine Model** (JESD22-A115A)  
  - Class B  
  - ≥200V to <400V

- **Human Body Model** (JESD22-A114F)  
  - Class 2  
  - ≥2000V to <4000V

- **Charged Device Model** (JESD22-C101D)  
  - Class II  
  - ≥200V to <500V

**RoHS6 Compliant**  
Yes

† Qualification standards can be found at International Rectifier web site: [http://www.irf.com](http://www.irf.com)

Data and specifications subject to change without notice. Qualification Standards can be found on IR’s Web site.