



### **General description**

WLC1515 is a highly integrated, wireless power transmitter that enables Qi 1.3.x solutions with an integrated buckboost controller. WLC1515 is ideal for up to 15-W charging applications.

WLC1515 has integrated gate drivers for the BuckBoost and inverter power supplies that are necessary for wireless transmitter applications. WLC1515 supports a wide input voltage range and offers many programmable features for creating distinct wireless transmitter solutions.

WLC1515 is a highly programmable wireless power transmitter solution with an on-chip 32-bit Arm<sup>®</sup> Cortex<sup>®</sup>-M0 processor, 128KB flash, 16KB RAM, and 32KB ROM. It also includes various analog and digital peripherals such as ADC, PWMs, and timers. The inclusion of a fully programmable MCU with analog and digital peripherals enables scalable multi-coil wireless charging solutions for free positioning transmitter designs.

### **Potential applications**

- Wireless charging pads for extended power profile (EPP) (15W) and basic power profile (BPP) (5W)
- Portable accessories
- In-cabin wireless charging application
- Automotive wireless charger

#### Features

- Enables Qi v1.3.x extended power profile (EPP) and basic power profile (BPP) transmitter (MP-A13 and similar)<sup>[1]</sup>
- Free positioning
  - Multiple coils (single coil, double coils, and three coils)
- AEC-Q100 qualified
- Integrated buckboost controller for VBRIDGE (VBRG)
- · Integrated gate drivers for buckboost converter and inverter
- Integrated Q factor detection
- Integrated FSK modulator
- Integrated ASK decoder
- Integrated FOD by power loss, Qfactor, and resonance frequency
- Wide input voltage range: 4.5V-24V
- Communication ports: I<sup>2</sup>C, UART, SPI, and LIN
- Protection
  - Overcurrent protection (OCP), overvoltage protection (OVP)
  - Supports over-temperature protection through integrated ADC circuit and internal temperature sensor
- Temperature range
  - Supports automotive ambient temperature range (-40°C to +105°C) with 125°C operating junction temperature
- Package
  - 68-pin QFN, wettable flank, AEC-Q100

#### Note

1. Customers might require a license to use Qi protocols. For any other charging protocol support, contact your local Infineon sales representative.



Functional block diagram

### Functional block diagram



### Logic block diagram



#### Note

2. Customers need to acquire their own licensing for Samsung FC.



Table of contents

## Table of contents

| General description                                                               |    |
|-----------------------------------------------------------------------------------|----|
| Potential applications                                                            |    |
| Features                                                                          |    |
| Functional block diagram                                                          | 2  |
| Logic block diagram                                                               |    |
| Table of contents                                                                 |    |
| 1 Application diagram for 15W automotive transmitter solution with MP-A13 Tx coil |    |
| 2 Pin information                                                                 |    |
| 3 Electrical specifications                                                       | 11 |
| 3.1 Absolute maximum ratings                                                      |    |
| 3.2 Device-level specifications                                                   |    |
| 3.3 DC specifications                                                             | 14 |
| 3.3.1 CPU                                                                         |    |
| 3.3.2 GPIO                                                                        |    |
| 3.3.3 XRES and POR                                                                | 17 |
| 3.4 Digital peripherals                                                           | 17 |
| 3.4.1 Inverter pulse-width modulation (PWM) for GPIO pins                         | 17 |
| 3.4.2 I2C, UART, SWD interface, SPI, and LIN                                      | 18 |
| 3.4.3 Memory                                                                      | 19 |
| 3.5 System resources                                                              |    |
| 3.5.1 Internal main oscillator clock                                              |    |
| 3.5.2 ADC                                                                         |    |
| 3.5.3 Current sense amplifier (CSA) / ASK amplifier (ASK_P and ASK_N)             |    |
| 3.5.4 VIN UV/OV                                                                   |    |
| 3.5.5 Voltage regulation - VBRG                                                   |    |
| 3.5.6 NFET gate driver specifications                                             |    |
| 3.5.7 BuckBoost PWM controller                                                    |    |
| 3.5.8 Thermal                                                                     |    |
| 4 Functional overview                                                             |    |
| 4.1 Wireless power transmitter                                                    |    |
| 4.2 WPC system control                                                            |    |
| 4.2.1 Coil selection and object detection phase                                   |    |
| 4.2.2 Digital ping phase                                                          |    |
| 4.2.3 Identification and configuration phase                                      |    |
| 4.2.4 Negotiation                                                                 |    |
| 4.2.5 Calibration                                                                 |    |
| 4.2.6 Authentication                                                              |    |
| 4.2.7 Renegotiation phase                                                         |    |
| 4.2.8 Power transfer phase                                                        |    |
| 4.2.9 Bidirectional in-band communication interface                               |    |
| 4.3 Communication from Tx to Rx - FSK                                             |    |
| 4.4 Communication from Rx to Tx - ASK                                             |    |
| 4.5 Demodulation                                                                  |    |
| 4.6 Inverter                                                                      |    |
| 4.7 Rx detection                                                                  |    |
| 4.7.1 Foreign object detection (FOD)                                              |    |
| 4.7.2 Q factor FOD and resonance frequency FOD                                    |    |
| 4.7.3 Power loss FOD                                                              |    |
| 4.7.4 Over temperature FOD                                                        |    |
| 4.8 BuckBoost regulator                                                           |    |
| 4.9 BuckBoost operating modes                                                     | 31 |



Table of contents

| 4.9.1 BuckBoost converter                           | 31 |
|-----------------------------------------------------|----|
| 4.9.2 Pulse-width modulator (PWM)                   |    |
| 4.9.3 Pulse skipping mode (PSM)                     | 33 |
| 4.9.4 Forced-continuous-conduction mode (FCCM)      | 33 |
| 4.9.5 Overvoltage protection (OVP)                  |    |
| 4.9.6 Overcurrent protection (OCP)                  |    |
| 4.9.7 MCU                                           | 33 |
| 4.9.8 ADC                                           |    |
| 4.9.9 Serial communications block (SCB)             | 34 |
| 4.9.10 I/O subsystem                                |    |
| 4.9.11 LDOs (VDDD and VCCD)                         |    |
| 5 Programming the WLC1515 device                    | 35 |
| 5.1 Programming the device Flash over SWD interface |    |
| 6 Ordering information                              |    |
| 6.1 Ordering code definitions                       |    |
| 7 Packaging                                         |    |
| 8 Package diagram                                   |    |
| 9 Acronyms                                          |    |
| 10 Document conventions                             | 42 |
| 10.1 Units of measure                               | 42 |
| Revision history                                    |    |



Application diagram for 15W automotive transmitter solution with MP-A13 Tx coil

## 1 Application diagram for 15W automotive transmitter solution with MP-A13 Tx coil

Figure 1 illustrates a typical application of WLC1515 for 15W, Qi v1.3.x certifiable transmitter for fixed frequency and voltage control-based MP-A13 Qi transmitter coil. The input power to the system is through an input connector, powering the buckboost converter. The buckboost converter powers the full bridge inverter which in turn drives the transmitter coil. The WLC1515 controls the inverter bridge voltage (VBRG) using the buckboost converter to regulate the power flow to the transmitter coil powering the receiver. The WLC1515 gives control signal to connect one coil to resonant circuits at a time. The WLC1515 provides two dedicated output pin LED0, and LED1 to indicate the status of the Wireless power transmitter. The WLC1515 provides internal device thermal management (DIE temperature) as well as external device thermal management function with an external NTC thermistor connector between TEMP\_FB\_1 and TEMP\_FB\_2 to GND as shown in Figure 1. A dual opamp is used for converting the amplitude shift key (ASK) modulated power signal into binary signal. WLC1515 uses a digital logic for decoding the binary signals. The OPTIGA<sup>™</sup> Trust Security IC is interfaced over I2C/ SPI for authentication requirements per Qi v1.3.x.



Figure 1 Application diagram for 15W transmitter solution with MP-A13 Tx coil



Pin information

## 2 Pin information

#### Table 1 WLC1515 pinouts

|      | WLC1515  |                                                                |                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|------|----------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin# | Pin name | Example pin assignment<br>for 15W 3-Coil<br>MP-A13 transmitter | Description                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 1    |          | SW1_0                                                          | Negative power rail of DC-DC converter bank 1's buck high-side gate<br>driver. This is also connected to one input terminal of zero current<br>detection of buck low-side gate driver.<br>Connect to the switch node (inductor) on the buck (input) side. Use<br>a short and wide trace to minimize the inductance and resistance of<br>this connection. |  |  |  |
| 2    |          | LG1_0                                                          | Buck low-side gate driver output of (DC-DC bank 1). Connect to the buck (input) side sync (low-side) FET gate. Use a wide trace to minimize inductance of this connection.                                                                                                                                                                               |  |  |  |
| 3    |          | PGND_0                                                         | Ground for gate driver (DC-DC). Connect all grounds (GND) and PGND pins (PNGD_0 and PGND_1) together. Connect directly PCB ground plane and exposed pad (EPAD).                                                                                                                                                                                          |  |  |  |
| 4    |          | PVDD_0                                                         | Supply of low-side gate driver of DC-DC converter bank 1. Connect to VDDD. Use 1 $\mu$ F and 0.1 $\mu$ F bypass capacitors as close to the WLC1515 IC as possible.                                                                                                                                                                                       |  |  |  |
| 5    |          | LG2_0                                                          | Boost low-side gate driver output of DC-DC bank 1.<br>Connect to the boost (output) side control (low-side) FET gate. Use a<br>wide trace to minimize inductance of this connection.                                                                                                                                                                     |  |  |  |
| 6    |          | VBB_0                                                          | Input rail of inverter bridge, connected to output of the buckboost<br>converter. Connect this to the buckboost side terminal of current<br>sense resistor for inverter bridge input current sensing. Use a<br>dedicated (Kelvin) trace for this connection.                                                                                             |  |  |  |
| 7    |          | SW2_0                                                          | Negative power rail of DC-DC converter bank 1's boost high-side gate<br>driver. This is also connected to one input terminal of RCP of boost<br>high-side gate driver.<br>Connect to the switch node (inductor) on the boost (output) side. Use<br>a short and wide trace to minimize the inductance and resistance of<br>this connection.               |  |  |  |
| 8    |          | HG2_0                                                          | Boost high-side gate driver output of DC-DC converter bank 1.<br>Connect to the boost (output) side sync (high-side) FET gate. Use a<br>wide trace to minimize inductance of this connection.                                                                                                                                                            |  |  |  |
| 9    |          | BST2_0                                                         | Boosted power supply of DC-DC bank 1's boost high-side gate driver.<br>Bootstrap capacitor node. Connect Schottky diode from VDDD to<br>BST2_0. Also, connect a bootstrap capacitor from this pin to SW2_0.                                                                                                                                              |  |  |  |
| 10   |          | COMP                                                           | Error amplifier (EA) output for buckboost controller.<br>Connect the RC compensation network to GND.                                                                                                                                                                                                                                                     |  |  |  |
| 11   |          | CSPO                                                           | Positive input of current sensing amplifier (CSA) of inverter bridge input current. Connect to positive terminal of the output current sense resistor (VBB_0).                                                                                                                                                                                           |  |  |  |
| 12   |          | CSNO                                                           | Negative input of current sensing amplifier of inverter bridge input current. Connect to negative terminal of the current sense resistor.                                                                                                                                                                                                                |  |  |  |
| 13   |          | VBRG                                                           | Feedback pin for buckboost output voltage. Connect it to buckboost output before inverter bridge input current sense resistor.                                                                                                                                                                                                                           |  |  |  |
| 14   |          | VBRG_DIS                                                       | Inverter input power supply voltage. Connect to buckboost output<br>before inverter bridge input current sense resistor. Used as weak<br>discharge of VBRG.                                                                                                                                                                                              |  |  |  |
| 15   |          | LED_1                                                          | LED1 for 15W MP-A13 application/configurable GPIO. Float this pin if it is not used.                                                                                                                                                                                                                                                                     |  |  |  |
| 16   |          | LED_2                                                          | LED2 for 15W MP-A13 application/configurable GPIO. Float this pin if it is not used.                                                                                                                                                                                                                                                                     |  |  |  |
| 17   |          | NFET_CTRL_0                                                    | NFET gate driver output. Float this pin if it is not used.                                                                                                                                                                                                                                                                                               |  |  |  |



Pin information

#### Table 1WLC1515 pinouts (continued)

|      |             | WLC1515                                                        |                                                                                                                                                                                    |
|------|-------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin# | Pin name    | Example pin assignment<br>for 15W 3-Coil<br>MP-A13 transmitter | Description                                                                                                                                                                        |
| 18   | ASK_OUT     |                                                                | ASK voltage/current sensing path. IC output for ASK signal processing.                                                                                                             |
| 19   | ŀ           | ASK_DEMOD                                                      | Input for ASK signal decoding. Connect external ASK comparator output to this pin. Short this pin to pin-36 (ASK_SEL).                                                             |
| 20   | GD_OVR_HB_1 | PWM_IN1                                                        | Inverter gate driver input signal for inverter bank 1. Short this pin to pin-22. PWM_OUT.                                                                                          |
| 21   | GD_OVR_HB_2 | PWM_IN2                                                        | Inverter gate driver input signal for inverter bank 2. Short this pin to pin-22 PWM_OUT.                                                                                           |
| 22   |             | PWM_OUT                                                        | Inverter PWM signal output used for the inverter gate drive inputs.<br>Short this pin to pin 20 (PWM_IN1) and pin 21 (PWN_IN2).                                                    |
| 23   | GPI01       | COIL1_EN                                                       | Default Coil1_EN / configurable GPIO.                                                                                                                                              |
| 24   | GPIO2       | COIL2_EN                                                       | Default Coil2_EN / configurable GPIO.                                                                                                                                              |
| 25   |             | VDDD                                                           | VDDD 5V LDO output from VIN. Connect a ceramic bypass capacitor (recommended value $1\mu F$ ) from this pin to GND close to the IC. Connect all VDDD pins together.                |
| 26   | GPIO3       | COIL3_EN                                                       | Default Coil3_EN / configurable GPIO.                                                                                                                                              |
| 27   | GPIO4       | LIN_EN                                                         | Configurable GPIO / LIN transceiver enable. Float this pin if it is not used.                                                                                                      |
| 28   | XRES        |                                                                | External reset – active low, internally pulled-up (~6k $\Omega$ ). Float this pin if it is not used.                                                                               |
| 29   | GPIO5       | SWD_DAT/LIN_TX                                                 | Used for I <sup>2</sup> C/SWD register access or programming/LIN transceiver Tx / configurable GPIO.                                                                               |
| 30   | GPIO6       | SWD_CLK/LIN_RX                                                 | Used for I <sup>2</sup> C/SCL register access or programming/LIN transceiver<br>Rx / configurable GPIO.                                                                            |
| 31   | GPIO7       | UART_TX                                                        | Default UART Tx for debug/configurable GPIO. Float this pin if it is not used.                                                                                                     |
| 32   |             | Q_COMP_2                                                       | Q-factor based foreign object detection (FOD) pre-charge<br>measurement input for frequency counting. Short this pin to pin 37<br>(QCOMP1).                                        |
| 33   | GPIO8       | TEMP_FB_1                                                      | Tx coil 1 temperature measurement via thermistor monitoring for 15W MP-A13 application/configurable GPIO. Float this pin if it is not used.                                        |
| 34   |             | GND                                                            | Ground. Connect directly to the EPAD and to ground plane                                                                                                                           |
| 35   | NFET_CTRL_1 | NC                                                             | NFET gate driver output. Float this pin if it is not used.                                                                                                                         |
| 36   |             | ASK_SEL                                                        | Input for ASK signal decoding. Short this pin to pin-19 (ASK_DEMOD).                                                                                                               |
| 37   |             | QCOMP_1                                                        | Q-factor based FOD pre-charge measurement input for peak voltage detect. Short this pin to pin 32 (QCOMP2).                                                                        |
| 38   | BB_IN       |                                                                | Input voltage to buckboost (DC-DC) controller. Connect to connector's positive pin. If EMI filter/choke is used after connector then connect it to output of the EMI filter/choke. |
| 39   | VBUS_IN     |                                                                | Input of feedback voltage of error amplifier of DC-DC bank 1<br>Connect to the connector positive node between the output current<br>sense resistor and the VBUS provider NFET.    |
| 40   |             | ASK_N                                                          | Negative input of ASK voltage sensing signal input to internal amplifier.                                                                                                          |
| 41   |             | ASK_P                                                          | Positive input of ASK voltage sensing signal input to internal amplifier.                                                                                                          |
| 42   |             | ASK_TST                                                        | ASK voltage sensing comparator output. Float this pin if it is not used.                                                                                                           |



Pin information

#### Table 1 WLC1515 pinouts (continued)

| ſ    |          | WLC1515                                                        |                                                                                                                                                                                                                                                                   |  |  |  |  |
|------|----------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin# | Pin name | Example pin assignment<br>for 15W 3-Coil<br>MP-A13 transmitter | Description                                                                                                                                                                                                                                                       |  |  |  |  |
| 43   |          | BST2_1                                                         | Bootstrap power supply for (inverter bank 2) inverter high-side gate driver. Connect a capacitor (recommended value 0.1µF) from this pin to SW2_1. Also, connect a Schottky diode from VDDD to BST2_1.                                                            |  |  |  |  |
| 44   |          | HG2_1                                                          | High-side gate driver for inverter FET (inverter bank 2). Connect to the<br>Inverter bank 2, high-side FET gate. Use a wide trace to minimize<br>inductance of this connection.                                                                                   |  |  |  |  |
| 45   |          | SW2_1                                                          | Inverter switching node for inverter bank 2. Connect this pin to the inverter bank 2 switching node with a short and wide trace.                                                                                                                                  |  |  |  |  |
| 46   |          | VBB_1                                                          | Inverter input voltage sense. Connect to inverter input voltage, after<br>the current sense resistor. Use a dedicated (Kelvin) trace for this<br>connection.                                                                                                      |  |  |  |  |
| 47   |          | LG2_1                                                          | Low-side gate driver for inverter FET (inverter bank 2). Connect to the inverter bank 2 low side FET gate.                                                                                                                                                        |  |  |  |  |
| 48   |          | PVDD_1                                                         | Connect to VDDD pin. Connect bypass capacitors (recommended values 1µF and 0.1µF) as close to the IC as possible.                                                                                                                                                 |  |  |  |  |
| 49   |          | PGND_1                                                         | Ground for inverter gate driver. Connect directly to PCB ground plane and EPAD. Connect all GND and PGND pins together.                                                                                                                                           |  |  |  |  |
| 50   |          | LG1_1                                                          | Low-side gate driver for inverter FET (inverter bank 1). Connect to the inverter bank 1 Low side FET gate.                                                                                                                                                        |  |  |  |  |
| 51   |          | SW1_1                                                          | Inverter switching node for inverter bank 1. Connect this pin to the<br>Inverter bank 1 switching node with a short and wide trace.                                                                                                                               |  |  |  |  |
| 52   | HG1_1    |                                                                | High-side gate driver for inverter FET (inverter bank 1). Connect to t inverter bank 1 high side FET gate.                                                                                                                                                        |  |  |  |  |
| 53   |          | BST1_1                                                         | Bootstrap power supply for (inverter bank 1) inverter high-side gate<br>driver. Connect a capacitor (recommended values 0.1µF) from this<br>pin to SW1_1. Also, connect a Schottky diode from VDDD to BST1_1.                                                     |  |  |  |  |
| 54   | CSNI_1   | DNU1                                                           | Negative input of input current sense amplifier for inverter. Float this pin if it is not used.                                                                                                                                                                   |  |  |  |  |
| 55   | CSPI_1   | DNU2                                                           | Positive input of input current sense amplifier for inverter. Float this pin if it is not used.                                                                                                                                                                   |  |  |  |  |
| 56   | GPIO9    | SDA_SEC / SPI_MISO                                             | Used for interfacing as Master, with OPTIGA <sup>™</sup> Trust I <sup>2</sup> C SDA or With<br>OPTIGA <sup>™</sup> Trust SPI MISO. The pin is configured for open drain<br>connection, connect an external pull-up resistor. Float this pin if it is<br>not used. |  |  |  |  |
| 57   | GPIO10   | SCL_SEC /SPI_CLK                                               | Used for interfacing with OPTIGA™ Trust I <sup>2</sup> C SCL or With OPTIGA™<br>Trust SPI CLK. The pin is configured for open drain connection,<br>connect an external pull-up resistor. Float this pin if it is not used.                                        |  |  |  |  |
| 58   | GPIO11   | RES_SEC/SPI_MOSI                                               | RESET for OPTIGA <sup>™</sup> Trust IC (I2C Version) / MOSI for OPTIGA <sup>™</sup> Trust IC Chip select for OPTIGA <sup>™</sup> TRUST IC(SPI Version)/ Configurable GPIO.                                                                                        |  |  |  |  |
| 59   | GPIO12   | SPI_SS                                                         | Configured for using OPTIGA™ Trust in low power mode. Configurable GPIO.                                                                                                                                                                                          |  |  |  |  |
| 60   | GPIO13   | TEMP_FB_2/CLK_IN                                               | Tx coil 2 temperature measurement via thermistor monitoring for 15W MP-A13 application/External Clock / configurable GPIO. Float this pin if it is not used.                                                                                                      |  |  |  |  |
| 61   |          | VIN                                                            | 4.5V–24V input supply. Connect a decoupling capacitor (recommended value 0.1μF) from this pin to GND close to this pin.                                                                                                                                           |  |  |  |  |
| 62   |          | VCCD                                                           | 1.8V LDO output for Arm <sup>®</sup> -M0 power and 1.8V references. Connect a decoupling capacitor (recommended value $0.1\mu$ F) from this pin to ground. Not for external use or loading.                                                                       |  |  |  |  |
| 63   |          | VDDD                                                           | VDDD 5V LDO output from VIN. Connect a ceramic bypass capacitor (recommended value $1\mu$ F) from this pin to GND close to the IC. Connect all VDDD pins together.                                                                                                |  |  |  |  |



Pin information

| Table 1 | WLC1515 pinouts | (continued) |
|---------|-----------------|-------------|
|---------|-----------------|-------------|

|      |                                                                              | WLC1515 |                                                                                                                                                                                                |
|------|------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin# | Pin# Example pin assignment<br>Pin name for 15W 3-Coil<br>MP-A13 transmitter |         | Description                                                                                                                                                                                    |
| 64   |                                                                              | GND     | Ground. Connect directly to the EPAD and to ground plane.                                                                                                                                      |
| 65   |                                                                              | CSPI_0  | Positive input of input current sense amplifier (DC-DC). Connect to the positive terminal of the input current sense resistor. Use a dedicated (Kelvin) connection.                            |
| 66   |                                                                              | CSNI_0  | Negative input of input current sense amplifier t (DC-DC). Connect to the negative terminal of the input current sense resistor. Use a dedicated (Kelvin) connection.                          |
| 67   |                                                                              | BST1_0  | Bootstrap power supply for buck (DC-DC) high side gate driver.<br>Connect a capacitor (recommended value 0.1µF) from this pin to<br>SW1_0. Also, connect a Schottky diode from VDDD to BST1_0. |
| 68   |                                                                              | HG1_0   | High-side gate driver output of buck converter (DC-DC bank 1).<br>Connect to the buck high-side FET gate. Use a wide trace to minimize<br>inductance of this connection.                       |
| 69   |                                                                              | EPAD    | Exposed ground pad. Connect directly to ground plane and pins 34 and 64.                                                                                                                       |



Figure 2 WLC1515 key pin mapping with buckboost and inverter power supplies<sup>[3]</sup>

Note

<sup>3.</sup> Refer **Figure 2** for an overview of key WLC1515 pin mapping to power input, current sense and gate drivers of buckboost and inverter power supplies.



Pin information







**Electrical specifications** 

## 3 Electrical specifications

#### 3.1 Absolute maximum ratings

#### Table 2Absolute maximum ratings

Exceeding maximum ratings may shorten the useful life of the device.

All specifications are valid for  $-40^{\circ}C \le TA \le 105^{\circ}C$  and  $TJ \le 125^{\circ}C$ , except where noted.

| Parameter       | Description                                                             | Min  | Тур | Мах        | Unit | Description                                                              |                                  |
|-----------------|-------------------------------------------------------------------------|------|-----|------------|------|--------------------------------------------------------------------------|----------------------------------|
| VIN             | Maximum input supply voltage                                            |      |     | 40         |      |                                                                          |                                  |
| VDDD, PVDD      | Maximum supply voltage relative to VSS                                  |      | 6   |            |      |                                                                          |                                  |
| VBUS            | Maximum VBRG_DIS voltage relative to VSS                                |      |     | 24         |      | -                                                                        |                                  |
| LED_X, ASK_SEL  | Maximum voltage on<br>LED_X and ASK_SEL pins                            |      |     | 24         | V    |                                                                          |                                  |
| QCOMP1          | Maximum voltage on<br>QCOMP1 pins                                       | -0.7 |     | -0.7       | 24   |                                                                          | Current limited to 1mA for -0.7V |
| QCOMP2          | Input to QCOMP2                                                         | -0.7 |     | VDDD + 0.5 |      | minimum specification.                                                   |                                  |
| GPIO            | Inputs to GPIO                                                          | -0.5 |     | VDDD + 0.5 |      |                                                                          |                                  |
| IGPIO           | Maximum current per<br>GPIO                                             | -25  | _   | 25         |      | ]-                                                                       |                                  |
| IGPIO_INJECTION | GPIO injection current,<br>Max for VIH > VDDD, and<br>Min for VIL < VSS | -0.5 |     | 0.5        | mA   | Absolute max, current injected per pin                                   |                                  |
| ESD_HBM         | Electrostatic discharge<br>(ESD) human body model<br>(HBM)              | 2000 |     |            |      | Applicable for all pins except<br>LED_1, LED_2, ASK_SEL,<br>QCOMP1 pins. |                                  |
| ESD_HBM_LED_X   | ESD HBM for LED_1 and<br>LED_2 pins for both ports                      | 1100 |     | -          | V    | Only applicable to LED_1, LED_2, ASK_SEL, QCOMP1 pins                    |                                  |
| ESD_CDM         | ESD charged device model                                                | 500  |     |            |      | Charged device model ESD                                                 |                                  |
| LU              | Pin current for latch-up                                                | -100 |     | 100        | mA   |                                                                          |                                  |
| TJ              | Junction temperature                                                    | -40  |     | 125        | °C   | ]-                                                                       |                                  |

Note

<sup>4.</sup> Usage above the absolute maximum conditions listed in Table 2 may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150°C in compliance with JEDEC Standard JESD22-A103, high temperature storage life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification.



**Electrical specifications** 

|                                                                              | WL                         | C1515                         |                         |          |  |
|------------------------------------------------------------------------------|----------------------------|-------------------------------|-------------------------|----------|--|
| Pin# Example pin assignment for<br>Pin name 15W 3-Coil MP-A13<br>transmitter |                            | Absolute minimum<br>(V)       | Absolute maximum<br>(V) |          |  |
| 1                                                                            | SV                         | V1_0                          | -0.7                    | 35       |  |
| 2                                                                            | LG                         | 1_0[5]                        | -0.5                    | PVDD+0.5 |  |
| 3                                                                            | PG                         | ND_0                          | -0.3                    | 0.3      |  |
| 4                                                                            | PV                         | DD_0                          | -0.3                    | VDD      |  |
| 5                                                                            | LG2                        | 2_0[5]                        | -0.5                    | PVDD+0.5 |  |
| 6                                                                            | VE                         | 3B_0                          | -0.3                    | 24       |  |
| 7                                                                            | SV                         | V2_0                          | -0.3                    | 24       |  |
| 8                                                                            | HG2_0 (w.r                 | :t SW2_0) <sup>[5, 6]</sup>   | -0.5                    |          |  |
| 9                                                                            |                            | t SW2_0) <sup>[5, 6, 7]</sup> | 0                       | PVDD+0.5 |  |
| 10                                                                           | CO                         | MP <sup>[6]</sup>             | -0.5                    |          |  |
| 11                                                                           | C                          | SPO                           |                         |          |  |
| 12                                                                           | C                          | SNO                           | 0.2                     | 24       |  |
| 13                                                                           | V                          | BRG                           | -0.3                    |          |  |
| 14                                                                           | VBR                        | G_DIS                         |                         | 24       |  |
| 15                                                                           | LE                         | ED_1                          |                         |          |  |
| 16                                                                           | LE                         | ED_2                          |                         |          |  |
| 17                                                                           | NFET_                      | _CTRL_0                       |                         | 32       |  |
| 18                                                                           | ASK_                       | _OUT <sup>[5]</sup>           |                         |          |  |
| 19                                                                           | ASK_D                      | DEMOD <sup>[5]</sup>          | 0.5                     |          |  |
| 20                                                                           | GD_OVR_HB_1 <sup>[5]</sup> | PWM_IN1                       | -0.5                    | PVDD+0.5 |  |
| 21                                                                           | GD_OVR_HB_2 <sup>[5]</sup> | PWM_IN2                       |                         |          |  |
| 22                                                                           |                            | _OUT <sup>[5]</sup>           |                         |          |  |
| 23                                                                           | GPIO1 <sup>[5]</sup>       | COIL1_EN                      |                         |          |  |
| 24                                                                           | GPIO2 <sup>[5]</sup>       | COIL2_EN                      |                         |          |  |
| 25, 63                                                                       | V                          | DDD                           | -0.3                    | 6        |  |
| 26                                                                           | GPIO3 <sup>[5]</sup>       | COIL3_EN                      |                         |          |  |
| 27                                                                           | GPIO4 <sup>[5]</sup>       | LIN_EN                        |                         |          |  |
| 28                                                                           | XR                         | ES <sup>[5]</sup>             | 0 5                     |          |  |
| 29                                                                           | GPI05 <sup>[5]</sup>       | SWD_DAT/LIN_TX                | -0.5                    |          |  |
| 30                                                                           | GPIO6 <sup>[5]</sup>       | SWD_CLK/LIN_RX                |                         | PVDD+0.5 |  |
| 31                                                                           | GPI07 <sup>[5]</sup>       | UART_TX                       |                         |          |  |
| 32                                                                           | Q_COI                      | MP_2 <sup>[5, 8]</sup>        | -0.7                    |          |  |
| 33                                                                           | GPI08 <sup>[5]</sup>       | TEMP_FB_1                     | -0.5                    |          |  |
| 34,64                                                                        | C                          | GND                           | -0.3                    | 0.3      |  |
| 35                                                                           | NFET_CTRL_1                | NC                            | -0.5                    | 32       |  |

#### Table 3 Pin based absolute maximum ratings

#### Notes

Maximum voltage cannot exceed 6 V.
 Maximum absolute voltage w.r.t GND must not exceed 40V.
 Minimum absolute voltage w.r.t GND must not be lower than -0.3V.
 Current limited to 1mA for -0.7V minimum specification only.



**Electrical specifications** 

| Table 3 | Pin based absolute maximum ratings (continued) |
|---------|------------------------------------------------|
|---------|------------------------------------------------|

|      | W                     | LC1515                                                         |                         |                         |
|------|-----------------------|----------------------------------------------------------------|-------------------------|-------------------------|
| Pin# | Pin name              | Example pin assignment for<br>15W 3-Coil MP-A13<br>transmitter | Absolute minimum<br>(V) | Absolute maximun<br>(V) |
| 36   | AS                    | SK_SEL                                                         | -0.5                    |                         |
| 37   | QCC                   | DMP_1 <sup>[8]</sup>                                           | -0.7                    | -                       |
| 38   | E                     | 3B_IN                                                          |                         | 24                      |
| 39   | VE                    | BUS_IN                                                         | -0.3                    | 24                      |
| 40   | A                     | SK_N                                                           | -0.3                    |                         |
| 41   | ŀ                     | ASK_P                                                          |                         |                         |
| 42   | ASI                   | K_TST <sup>[5]</sup>                                           | -0.5                    |                         |
| 43   | BST2_1 (w.            | r.t SW2_1) <sup>[5, 6, 7]</sup>                                | 0                       | PVDD+0.5                |
| 44   | HG2_1(w               | .r.t SW2_1) <sup>[5, 6]</sup>                                  | -0.5                    |                         |
| 45   | S                     | SW2_1                                                          | -0.7                    | 24                      |
| 46   | ١                     | /BB_1                                                          | -0.3                    | 24                      |
| 47   | L                     | G2_1 <sup>[5]</sup>                                            | -0.5                    | PVDD+0.5                |
| 48   | P                     | VDD_1                                                          | 0.0                     | VDDD                    |
| 49   | P                     | GND_1                                                          | -0.3                    | 0.3                     |
| 50   | L                     | G1_1 <sup>[5]</sup>                                            | -0.5                    | PVDD+0.5                |
| 51   | S                     | SW1_1                                                          | -0.7                    | 35                      |
| 52   | HG1_1 (w              | .r.t SW1_1) <sup>[5, 6]</sup>                                  | -0.5                    |                         |
| 53   | BST1_1(w.             | r.t SW1_1) <sup>[5, 6, 7]</sup>                                | 0                       | PVDD+0.5                |
| 54   | CSNI_1                | DNU1                                                           | 0.0                     | 10                      |
| 55   | CSPI_1                | DNU2                                                           | -0.3                    | 40                      |
| 56   | GPIO9 <sup>[5]</sup>  | SDA_SEC / SPI_MISO                                             |                         |                         |
| 57   | GPIO10 <sup>[5]</sup> | SCL_SEC /SPI_CLK                                               |                         |                         |
| 58   | GPI011 <sup>[5]</sup> | RES_SEC/SPI_MOSI                                               | <u>م ج</u>              |                         |
| 59   | GPI012 <sup>[5]</sup> | SPI_SS                                                         | -0.5                    | PVDD+0.5                |
| 60   | GPI013 <sup>[5]</sup> | TEMP_FB_2 / CLK_IN                                             |                         |                         |
| 61   |                       | VIN                                                            |                         | 40                      |
| 62   |                       | VCCD                                                           |                         | 2                       |
| 65   | (                     | CSPI_0                                                         | -0.3                    | 40                      |
| 66   |                       | SNI_0                                                          |                         | 40                      |
| 67   |                       | r.t SW1_0) <sup>[5, 6, 7]</sup>                                | 0                       | PVDD+0.5                |
| 68   | HG1_0(w.              | r.t SW1_0) <sup>[5, 6]</sup>                                   | -0.5                    | - FVUTU.S               |
| 69   |                       | EPAD                                                           | -0.3                    | 0.3                     |

#### Notes

Maximum voltage cannot exceed 6 V.
 Maximum absolute voltage w.r.t GND must not exceed 40V.
 Minimum absolute voltage w.r.t GND must not be lower than -0.3V.
 Current limited to 1mA for -0.7V minimum specification only.



Electrical specifications

#### 3.2 Device-level specifications

All specifications are valid for  $-40^{\circ}C \le TA \le 105^{\circ}C$  and  $TJ \le 125^{\circ}C$ , except where noted.

#### 3.3 DC specifications

#### Table 4

#### DC specifications (operating conditions)

| Spec ID    | Parameter | Description                                                       | Min                   | Тур | Мах  | Unit | Details/conditions                                                                                                                                                                                                                             |                        |
|------------|-----------|-------------------------------------------------------------------|-----------------------|-----|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| SID.PWR#1  | VIN       | Input supply voltage                                              | 4.0                   |     | 24   |      |                                                                                                                                                                                                                                                |                        |
| SID.PWR#1A | VIN_BB    | Buckboost operating input supply voltage                          | 5.5                   |     | 24   |      |                                                                                                                                                                                                                                                |                        |
| SID.PWR#2  | VDDD_REG  | VDDD output with VIN 5.5 to<br>24V, Max load = 150mA              | 4.6                   | -   | 5.5  | v    | _                                                                                                                                                                                                                                              |                        |
| SID.PWR#3  | VDDD_MIN  | VDDD output with VIN 4V to<br>5.5V, Maximum load = 20mA           | V <sub>IN</sub> – 0.2 | -   | _    | V    |                                                                                                                                                                                                                                                |                        |
| SID.PWR#20 | VBRG      | VBRG valid range                                                  | 3.3                   |     | 21.5 |      |                                                                                                                                                                                                                                                |                        |
| SID.PWR#5  | VCCD      | Regulated output voltage (for<br>Core Logic)                      | _                     | 1.8 | -    | -    |                                                                                                                                                                                                                                                |                        |
| SID.PWR#16 | CEFC_VCCD | External regulator voltage bypass for VCCD                        | 80                    | 100 | 120  | nF   |                                                                                                                                                                                                                                                |                        |
| SID.PWR#17 | CEXC_VDDD | Power supply decoupling capacitor for VDDD                        |                       | 10  |      | μF   |                                                                                                                                                                                                                                                | X5R ceramic or greater |
| SID.PWR#18 | CEXV      | Bootstrap supply capacitor<br>(BST1_0, BST1_1, BST2_0,<br>BST2_1) |                       | 0.1 |      |      |                                                                                                                                                                                                                                                |                        |
| SID.PWR#24 | IDD_ACT   | Supply current at 0.4MHz<br>switching frequency                   | _                     | 85  | _    | mA   | T <sub>A</sub> = 25°C, V <sub>IN</sub> = 12V.<br>CC IO IN Transmit or<br>Receive,<br>no I/O sourcing current,<br>no VBRG load current,<br>CPU at 24MHz,<br>two PD ports active.<br>buckboost converter ON,<br>3-nF gate driver<br>capacitance. |                        |

#### 3.3.1

#### Table 5 CPU specifications

CPU

| Spec ID    | Parameter  | Description                                               | Min | Тур | Мах | Unit | Details/conditions                           |
|------------|------------|-----------------------------------------------------------|-----|-----|-----|------|----------------------------------------------|
| SID.CLK#4  | FCPU       | CPU input frequency                                       |     | -   | 48  | MHz  | -40°C ≤ T <sub>A</sub> ≤ +105°C,<br>All VDDD |
| SID.PWR#19 | TDEEPSLEEP | Wakeup from Deep Sleep<br>mode                            | _   | 35  | -   | μs   |                                              |
| SYS.XRES#5 | TXRES      | External reset pulse width                                | 5   | -   |     |      | -                                            |
| SYS.FES#1  | T_PWR_RDY  | Power-up to "Ready to accept I <sup>2</sup> C/CC command" | -   | 5   | 25  | ms   |                                              |



**Electrical specifications** 

#### 3.3.2 GPIO

All specifications are valid for  $-40^{\circ}C \le TA \le 105^{\circ}C$  and  $TJ \le 125^{\circ}C$ , except where noted.

| Spec ID                 | Parameter              | Description                                                             | Min           | Тур | Мах           | Unit | Details/conditions                                                              |  |
|-------------------------|------------------------|-------------------------------------------------------------------------|---------------|-----|---------------|------|---------------------------------------------------------------------------------|--|
| SID.GIO#9               | VIH_CMOS               | Input voltage HIGH threshold                                            | 0.7 ×<br>VDDD |     | -             |      | CMOS input                                                                      |  |
| SID.GIO#10              | VIL_CMOS               | Input voltage LOW<br>threshold                                          | -             |     | 0.3 ×<br>VDDD | v    | CMOS input                                                                      |  |
| SID.GIO#7               | VOH                    | Output voltage HIGH<br>level                                            | VDDD-<br>0.6  | _   | -             | v    | IOH = -4  mA,<br>$-40^{\circ}C \le T_A \le +105^{\circ}C$                       |  |
| SID.GIO#8               | VOL                    | Output voltage LOW<br>level                                             | -             |     | 0.6           |      | IOL = 10 mA,<br>-40°C ≤ T <sub>A</sub> ≤ +105°C                                 |  |
| SID.GIO#2               | Rpu                    | Pull-up resistor when enabled                                           | 3.5           | 5.6 | 8.5           | kΩ   | -40°C ≤ TA ≤ +105°C                                                             |  |
| SID.GIO#3               | Rpd                    | Pull-down resistor when enabled                                         | 5.5           | 5.0 | 0.5           |      | -40 C 3 IX 3 103 C                                                              |  |
| SID.GIO#4               | IIL                    | Input leakage current<br>(absolute value)                               |               |     | 2             | nA   | +25°C TA, 3-V VDDD                                                              |  |
| SID.GIO#5               | CPIN_A                 | Maximum pin<br>capacitance                                              | -             | _   | 22            | pF   | –40°C ≤ TA ≤ +105°C,<br>Capacitance on DP,<br>DM pins                           |  |
| SID.GIO#6               | CPIN                   | Maximum pin<br>capacitance                                              |               | 3   | 7             | μr   | -40°C ≤ TA ≤ +105°C,<br>All VDDD,<br>All other I/Os                             |  |
| SID.GIO#11              | VIHTTL                 |                                                                         | 2             |     | -             |      | 40%C + TA + 105%C                                                               |  |
| SID.GIO#12              | VILTTL                 | LVTTL input                                                             | -             |     | 0.8           | V    | $-40^{\circ}C \le TA \le +105^{\circ}C$                                         |  |
| SID.GIO#13              | VHYSTTL                | Input hysteresis, LVTTL,<br>VDDD > 2.7 V                                | 100           | -   | -             | mV   | VDDD > 2.7 V                                                                    |  |
| SID.GIO#14              | VHYSCMOS               | Input hysteresis CMOS                                                   | 0.1×<br>VDDD  |     |               | mv   | -                                                                               |  |
| GPIO AC specificat      | ions                   |                                                                         |               |     |               | •    |                                                                                 |  |
| SID.GIO#16              | TRISEF                 | Rise time in Fast Strong mode                                           | 2             |     | 12            |      |                                                                                 |  |
| SID.GIO#17              | TFALLF                 | Fall time in Fast Strong mode                                           | 2             |     | 12            | ns   |                                                                                 |  |
| SID.GIO#18              | TRISES                 | Rise time in Slow Strong mode                                           | 10            | _   | 60            | 115  |                                                                                 |  |
| SID.GIO#19              | TFALLS                 | Fall time in Slow Strong mode                                           | 10            |     |               |      | Cload = 25 pF,<br>-40°C ≤ T <sub>A</sub> ≤ +105°C                               |  |
| SID.GIO#20              | F <sub>GPIO_OUT1</sub> | GPIO FOUT;<br>3.0 V ≤ V <sub>DDD</sub> ≤ 5.5 V.<br>Fast Strong mode.    | _             |     | 16            |      |                                                                                 |  |
| SID.GIO#21              | F <sub>GPIO_OUT2</sub> | GPIO FOUT;<br>3.0 V ≤ V <sub>DDD</sub> ≤ 5.5 V.<br>Slow Strong mode.    |               |     | 7             | MHz  |                                                                                 |  |
| SID.GIO#22              | F <sub>GPIO_IN</sub>   | GPIO input operating<br>frequency;<br>3.0 V ≤ V <sub>DDD</sub> ≤ 5.5 V. |               | _   | 16            |      | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +105^{\circ}\text{C}$          |  |
| GPIO OVT DC spec        | ifications             | -                                                                       |               |     | •             | •    | •                                                                               |  |
| SID.GPIO_20VT_GI<br>O#4 | GPIO_20VT_I_LU         | GPIO_20VT latch up current limits                                       | -140          | -   | 140           | mA   | Max / min current ir<br>to any input or<br>output, pin-to-pin,<br>pin-to-supply |  |



Electrical specifications

#### Table 6 GPIO specifications (continued)

| Spec ID                   | Parameter                 | Description                                                                    | Min          | Тур | Мах | Unit | Details/conditions                           |
|---------------------------|---------------------------|--------------------------------------------------------------------------------|--------------|-----|-----|------|----------------------------------------------|
| SID.GPIO_20VT_GI<br>O#5   | GPIO_20VT_RPU             | GPIO_20VT pull-up<br>resistor value                                            | 3.5          |     | 8.5 | kΩ   | $-40^{\circ}C \le T_{A} \le +105^{\circ}C,$  |
| SID.GPIO_20VT_GI<br>O#6   | GPIO_20VT_RPD             | GPIO_20VT pull-down<br>resistor value                                          | 5.5          |     | 0.5 | K32  | All VDDD                                     |
| SID.GPIO_20VT_GI<br>O#16  | GPIO_20VT_IIL             | GPIO_20VT input<br>leakage current<br>(absolute value)                         | _            |     | 2   | nA   | +25°C T <sub>A</sub> , 3-V VDDD              |
| SID.GPIO_20VT_GI<br>O#17  | GPIO_20VT_CPIN            | GPIO_20VT pin<br>capacitance                                                   |              |     | 10  | pF   | -40°C ≤ T <sub>A</sub> ≤ +105°C,<br>All VDDD |
| SID.GPIO_20VT_GI<br>O #33 | GPIO_20VT_Voh             | GPIO_20VT output<br>voltage high level.                                        | VDDD-<br>0.6 |     | _   |      | IOH = -4 mA                                  |
| SID.GPIO_20VT_GI<br>O #36 | GPIO_20VT_Vol             | GPIO_20VT output<br>voltage low level.                                         | -            | _   | 0.6 | v    | IOL = 8 mA                                   |
| SID.GPIO_20VT_GI<br>O#41  | GPIO_20VT_Vih_LV<br>TTL   | GPIO_20VT LVTTL input                                                          | 2            |     | -   | V    |                                              |
| SID.GPIO_20VT_GI<br>O#42  | GPIO_20VT_Vil_LV<br>TTL   |                                                                                | -            |     | 0.8 |      | –40°C ≤ TA ≤ +105°C,<br>All VDDD             |
| SID.GPIO_20VT_GI<br>O #43 | GPIO_20VT_Vhysttl         | GPIO_20VT input<br>hysteresis LVTTL                                            | 100          |     | _   | mV   |                                              |
| SID.GPIO_20VT_GI<br>O #45 | GPIO_20VT_I-<br>TOT_GPIO  | GPIO_20VT maximum total sink pin current to ground                             | -            |     | 95  | mA   | V(GPIO_20VT pin) ><br>VDDD                   |
| GPIO OVT AC speci         | fications                 |                                                                                | •            |     |     | •    |                                              |
| SID.GPIO_20VT_70          | GPIO_20VT_TriseF          | GPIO_20VT rise time in<br>Fast Strong mode                                     | 1            |     | 15  |      |                                              |
| SID.GPIO_20VT_71          | GPIO_20VT_TfallF          | GPIO_20VT fall time in<br>Fast Strong mode                                     |              |     | 15  | ns   |                                              |
| SID.GPIO_20VT_GI<br>O#46  | GPIO_20VT_TriseS          | GPIO_20VT rise time in<br>Slow Strong mode                                     | 10           | _   | 70  | 115  |                                              |
| SID.GPIO_20VT_GI<br>O#47  | GPIO_20VT_TfallS          | GPIO_20VT fall time in<br>Slow Strong mode                                     | 10           |     | 10  |      | All VDDD,<br>Cload = 25 pF                   |
| SID.GPIO_20VT_GI<br>O#48  | GPIO_20VT_FGPI-<br>O_OUT1 | GPIO_20VT GPIO Fout;<br>3 V ≤ V <sub>DDD</sub> ≤ 5.5 V.<br>Fast Strong mode.   |              |     | 33  |      |                                              |
| SID.GPIO_20VT_GI<br>O# 50 | GPIO_20VT_FGPI-<br>O_OUT3 | GPIO_20VT GPIO Fout;3<br>V ≤ VDDD ≤ 5.5V. Slow<br>Strong mode.                 | _            | _   | 7   | MHz  |                                              |
| SID.GPIO_20VT_GI<br>O# 52 | GPIO_20VT_FG-<br>PIO_IN   | GPIO_20VT GPIO input<br>operating frequency;<br>3 V ≤ V <sub>DDD</sub> ≤ 5.5 V |              |     | 8   |      | All VDDD                                     |



Electrical specifications

### 3.3.3 XRES and POR

All specifications are valid for  $-40^{\circ}C \le TA \le 105^{\circ}C$  and  $TJ \le 125^{\circ}C$ , except where noted.

#### Table 7 XRES specifications

| Spec ID      | Parameter       | Description                                                  | Min           | Тур                       | Мах          | Unit | Details/ conditions                 |  |
|--------------|-----------------|--------------------------------------------------------------|---------------|---------------------------|--------------|------|-------------------------------------|--|
| XRES DC spe  | cifications     | •                                                            |               |                           |              |      | ·                                   |  |
| SID.XRES#1   | VIH_XRES        | Input voltage HIGH threshold on<br>XRES pin                  | 0.7 ×<br>VDDD |                           | -            | V    | CMOS input                          |  |
| SID.XRES#2   | VIL_XRES        | Input voltage LOW threshold on<br>XRES pin                   |               | _                         | 0.3×<br>VDDD | V    | CMOS input                          |  |
| SID.XRES#3   | CIN_XRES        | Input capacitance on XRES pin                                | -             |                           | 7            | pF   |                                     |  |
| SID.XRES#4   | VHYSXRES        | Input voltage hysteresis on XRES pin                         | -             | 0.05×<br>V <sub>DDD</sub> | -            | mV   | -                                   |  |
| Imprecise PC | )R (IPOR) speci | fications                                                    |               |                           |              |      |                                     |  |
| SID185       | VRISEIPOR       | Power-on reset (POR) rising trip voltage                     | 0.80          | _                         | 1.50         | v    | -40°C <t<sub>A &lt; +105°C,</t<sub> |  |
| SID186       | VFALLIPOR       | POR falling trip voltage                                     | 0.70          |                           | 1.4          |      | All V <sub>DDD</sub>                |  |
| Precise POR  | (POR) specifica | tions                                                        |               |                           |              |      |                                     |  |
| SID190       | VFALLPPOR       | Brown-out detect (BOD) trip<br>voltage in Active/Sleep modes | 1.48          |                           | 1.62         | V    | -40°C < T <sub>A</sub> < +105°C,    |  |
| SID192       | VFALLDPSLP      | BOD trip voltage in Deep Sleep mode                          | 1.1           |                           | 1.5          |      | All VDDD                            |  |

#### 3.4 Digital peripherals

All specifications are valid for −40°C ≤ TA ≤ 105°C and TJ ≤ 125°C, except where noted. The following specifications apply to the Timer/counter/PWM peripherals in the Timer mode.

#### 3.4.1 Inverter pulse-width modulation (PWM) for GPIO pins

#### Table 8PWM AC specifications

| Spec ID     | Parameter | Description                   | Min  | Тур   | Мах | Unit | Details/ conditions                                                                                |
|-------------|-----------|-------------------------------|------|-------|-----|------|----------------------------------------------------------------------------------------------------|
| SID.TCPWM.1 | PWM_OUT   | Operating frequency           | 85   | 127.7 | 600 | kHz  | PWM_OUT pin                                                                                        |
| SID.TCPWM.3 | TPWMEXT   | Output trigger pulse<br>width | 2/Fc |       |     |      | Minimum possible width of overflow,<br>underflow, and CC (counter equals<br>compare value) outputs |
| SID.TCPWM.4 | TCRES     | Resolution of counter         | 1/Fc |       | _   | ns   | Minimum time between successive counts                                                             |
| SID.TCPWM.5 | PWMRES    | PWM resolution                |      |       |     |      | Minimum pulse width of PWM output                                                                  |



Electrical specifications

# 3.4.2 I<sup>2</sup>C, UART, SWD interface, SPI, and LIN

| Table 9 Communication interface specif | fications |
|----------------------------------------|-----------|
|----------------------------------------|-----------|

| Spec ID          | Parameter              | Description                                                | Min           | Тур | Мах                | Unit | Details/ conditions                 |
|------------------|------------------------|------------------------------------------------------------|---------------|-----|--------------------|------|-------------------------------------|
| Fixed I2 C AC sp | ecifications           | 1                                                          |               |     |                    |      |                                     |
| SID153           | FI2C1                  | Bit rate                                                   | -             | -   | 1                  | Mbps | -                                   |
| Fixed UART AC s  | pecifications          | L                                                          |               |     |                    |      |                                     |
| SID16            | FUART                  | Bit rate                                                   | -             | -   | 1                  | Mbps | -                                   |
| SWD interface s  | pecifications          | L                                                          |               |     |                    |      |                                     |
| SID.SWD#1        | F_SWDCLK1              | $3.0V \le V_{DDIO} \le 5.5V$                               | -             |     | 14                 | MHz  |                                     |
| SID.SWD#2        | T_SWDI_SETUP           | -                                                          | 0.0F <b>T</b> |     | _                  |      |                                     |
| SID.SWD#3        | T_SWDI_HOLD            |                                                            | 0.25 × T      | -   | _                  |      | -                                   |
| SID.SWD#4        | T_SWDO_VALID           | T = 1/f SWDCLK                                             | -             |     | 0.50 × T           | ns   |                                     |
| SID.SWD#5        | T_SWDO_HOLD            |                                                            | 1             |     | _                  |      |                                     |
| Fixed SPI AC spe | ecifications           | <u> </u>                                                   | ł             | !   | <u> </u>           | •    | ł                                   |
| SID166           | FSPI                   | SPI operating<br>frequency (Master;<br>6X oversampling)    | _             | _   | 8                  | MHz  | _                                   |
| Fixed SPI Maste  | r mode AC specificatio | ons                                                        |               | *   | •                  | •    |                                     |
| SID167           | трмо                   | MOSI valid after<br>SClock driving edge                    | _             |     | 15                 |      | -                                   |
| SID168           | TDSI                   | MISO valid before<br>SClock capturing<br>edge              | 20            | _   |                    | ns   | Full clock, late MISO<br>sampling   |
| SID169           | тнмо                   | Previous MOSI data<br>hold time                            | 0             |     | _                  |      | Referred to slave<br>capturing edge |
| Fixed SPI Slave  | mode AC specification  | IS                                                         | •             |     | L                  |      | •                                   |
| SID170           | тдмі                   | MOSI valid before<br>Sclock capturing<br>edge              | 40            |     | _                  |      | -                                   |
| SID171           | TDSO                   | MISO valid after<br>Sclock driving edge                    |               |     | 48 +               |      | TCPU = 1/FCPU                       |
| SID171A          | TDSO_EXT               | MISO valid after<br>Sclock driving edge<br>in Ext Clk mode | –             | -   | 48 +<br>(3 × TCPU) | ns   |                                     |
| SID172           | THSO                   | Previous MISO data<br>hold time                            | 0             |     |                    |      | -                                   |
| SID172A          | TSSELSCK               | SSEL valid to first<br>SCK Valid edge                      | 100           |     | _                  |      |                                     |



**Electrical specifications** 

#### 3.4.3 Memory

| Table 10  | Table 10   Flash AC specifications |                                                            |      |     |      |        |                                                   |  |  |  |  |
|-----------|------------------------------------|------------------------------------------------------------|------|-----|------|--------|---------------------------------------------------|--|--|--|--|
| Spec ID   | Parameter                          | Description                                                | Min  | Тур | Мах  | Unit   | Details/ conditions                               |  |  |  |  |
| SID.MEM#2 | FLASH_WRITE                        | Row (block) write time<br>(erase and program)              |      |     | 20   |        |                                                   |  |  |  |  |
| SID.MEM#1 | FLASH_ERASE                        | Row erase time                                             |      |     | 15.5 |        |                                                   |  |  |  |  |
| SID.MEM#5 | FLASH_ROW_PGM                      | Row program time after erase                               | _    |     | 7    | s ms   | –40°C ≤ TA ≤ +85°C,<br>All V <sub>DDD</sub>       |  |  |  |  |
| SID178    | T <sub>BULKERASE</sub>             | Bulk erase time (32KB)                                     |      |     | 35   |        |                                                   |  |  |  |  |
| SID180    | T <sub>DEVPROG</sub>               | Total device program<br>time                               |      | -   | 7.5  |        |                                                   |  |  |  |  |
| SID.MEM#6 | FLASH <sub>ENPB</sub>              | Flash write endurance                                      | 100k |     |      | cycles | $25^{\circ}C < T_A < 55^{\circ}C$ , All $V_{DDD}$ |  |  |  |  |
| SID182    | F <sub>RET1</sub>                  | Flash retention,<br>T <sub>A</sub> < 55°C, 100K P/E cycles | 20   |     | _    | Noore  |                                                   |  |  |  |  |
| SID182A   | F <sub>RET2</sub>                  | Flash retention,<br>T <sub>A</sub> < 85°C, 10K P/E cycles  | 10   |     |      | years  | -                                                 |  |  |  |  |

#### **System resources** 3.5

All specifications are valid for  $-40^\circ C \leq TA \leq 105^\circ C$  and  $TJ \leq 125^\circ C$ , except where noted.

#### Internal main oscillator clock 3.5.1

#### IMO, ILO specifications Table 11

| Spec ID         | Parameter  | Description                                | Min | Тур | Мах | Unit | Details/ conditions                         |  |
|-----------------|------------|--------------------------------------------|-----|-----|-----|------|---------------------------------------------|--|
| IMO AC specifi  | cations    |                                            |     |     |     |      |                                             |  |
| SID.CLK#13      | FIMOTOL    | Frequency variation at<br>48 MHz (trimmed) | _   |     | ±2  | %    | 3.0 V < VDDD < 5.5 V.<br>-40°C < TA < 105°C |  |
| SID226          | TSTARTIMO  | IMO start-up time                          |     | _   | 7   | μs   | -40°C < TA < +105°C,                        |  |
| SID.CLK#1       | FIMO       | IMO frequency                              | 24  |     | 48  | MHz  | All VDDD                                    |  |
| ILO AC specific | ations     |                                            |     |     |     |      |                                             |  |
| SID234          | TSTARTILO1 | ILO start-up time                          | -   | -   | 2   | ms   | -40°C < TA < +105°C,                        |  |
| SID238          | TILODUTY   | ILO duty cycle                             | 40  | 50  | 60  | %    | All VDDD                                    |  |
| SID.CLK#5       | FILO       | ILO frequency                              | 20  | 40  | 80  | kHz  | -                                           |  |



Electrical specifications

#### 3.5.2 ADC

All specifications are valid for  $-40^\circ C \le TA \le 105^\circ C$  and  $TJ \le 125^\circ C$ , except where noted.

#### Table 12ADC DC specifications

| Spec ID   | Parameter  | Description                 | Min                 | Тур | Мах                 | Unit | Details/ conditions                                         |
|-----------|------------|-----------------------------|---------------------|-----|---------------------|------|-------------------------------------------------------------|
| SID.ADC.1 | Resolution | ADC resolution              | -                   | 8   | -                   | Bits | -                                                           |
| SID.ADC.2 | INL        | Integral<br>non-linearity   | -1.5                |     | 1.5                 |      | Reference voltage<br>generated from<br>bandgap              |
| SID.ADC.3 | DNL        | Differential non-linearity  | -2.5                |     | 2.5                 | LSB  | Reference voltage<br>generated from VDDD                    |
| SID.ADC.4 | Gain Error | Gain error                  | -1.5                |     | 1.5                 |      | Reference voltage<br>generated from<br>bandgap              |
| SID.ADC.5 | VREF_ADC1  | Reference voltage of ADC    | V <sub>DDDmin</sub> | -   | V <sub>DDDmax</sub> |      | Reference voltage<br>generated from VDDD                    |
| SID.ADC.6 | VREF_ADC2  | Reference voltage of<br>ADC | 1.96                | 2.0 | 2.04                | V    | Reference voltage<br>generated from Deep<br>Sleep reference |

#### 3.5.3 Current sense amplifier (CSA) / ASK amplifier (ASK\_P and ASK\_N)

| Spec ID          | Parameter               | Description                                                                  | Min | Тур  | Мах | Unit | Details/ conditions                                                                     |  |
|------------------|-------------------------|------------------------------------------------------------------------------|-----|------|-----|------|-----------------------------------------------------------------------------------------|--|
| HS CSA DC speci  | fications               |                                                                              | •   | •    | •   | •    |                                                                                         |  |
| SID.HSCSA.7      | Csa_SCP_Acc1            | CSA short circuit<br>protection (SCP) at 6A with<br>5/10/20mΩ sense resistor | -10 | _    | 10  |      | Active mode                                                                             |  |
| SID.HSCSA.8      | Csa_SCP_Acc2            | CSA SCP at 10A with $5/10/20m\Omega$ sense resistor                          | -10 |      | 10  |      |                                                                                         |  |
| SID.HSCSA.9      | Csa_OCP_1A              | CSA OCP at 1A with<br>5/10/20mΩ sense resistor                               | 104 | 130  | 156 | %    |                                                                                         |  |
| SID.HSCSA.10     | Csa_OCP_5A              | CSA OCP for 5A with $5/10/20$ m $\Omega$ sense resistor                      | 123 | 130  | 137 |      |                                                                                         |  |
| SID.HSCSA.13     | Csa_CBL_MON_Acc2        | Vsense > 10mV                                                                | -   | ±3.5 | -   |      | CSA sense accuracy.<br>Active mode.<br>$3.0V < V_{DDD} < 5.5V.$<br>$T_A = 25^{\circ}C.$ |  |
| CSA AC specifica | tions                   |                                                                              |     |      |     |      |                                                                                         |  |
| SID.HSCSA.AC.1   | T <sub>SCP_GATE</sub>   | Delay from SCP threshold<br>trip to external NFET<br>power gate turn off     |     | 3.5  |     |      | 1nF NFET gate                                                                           |  |
| SID.HSCSA.AC.2   | T <sub>SCP_GATE_1</sub> | Delay from SCP threshold<br>trip to external NFET<br>power gate turn off     |     | 8    | _   | μs   | 3nF NFET gate                                                                           |  |

 Table 13
 CSA/ASK amplifier specifications



Electrical specifications

### 3.5.4 VIN UV/OV

All specifications are valid for –40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

#### Table 14 VIN UV/OV specifications

| Spec ID    | Parameter | Description                                  | Min  | Тур | Мах | Unit | Details/ conditions |
|------------|-----------|----------------------------------------------|------|-----|-----|------|---------------------|
| SID.UVOV.1 | VTHOV1    | Overvoltage threshold<br>accuracy, 4V-11V    | -3   |     | 3   |      |                     |
| SID.UVOV.2 | VTHOV2    | Overvoltage threshold<br>accuracy, 11V-21.5V | -3.2 |     | 3.2 |      |                     |
| SID.UVOV.3 | VTHUV1    | Undervoltage threshold accuracy, 3V-3.3V     | -4   | _   | 4   | %    | Active mode         |
| SID.UVOV.4 | VTHUV2    | Undervoltage threshold accuracy, 3.3V-4.0V   | -3.5 |     | 3.5 |      |                     |
| SID.UVOV.5 | VTHUV3    | Undervoltage threshold accuracy, 4.0V-21.5V  | -3   |     | 3   |      |                     |

#### 3.5.5 Voltage regulation - VBRG

#### Table 15VBRG specifications

| Spec ID                | Parameter           | Description                                                      | Min     | Тур | Мах  | Unit | Details/ conditions                          |  |
|------------------------|---------------------|------------------------------------------------------------------|---------|-----|------|------|----------------------------------------------|--|
| VBRG discharge         | specifications      |                                                                  |         |     |      | •    |                                              |  |
| SID.VBUS.DISC.1 R_DIS1 |                     | 20V NMOS ON resistance for<br>DS = 1                             | for 500 |     | 2000 |      |                                              |  |
| SID. VBUS.DISC.2       | R_DIS 2             | 20V NMOS ON resistance for<br>DS = 2                             | 250     |     | 1000 |      |                                              |  |
| SID. VBUS.DISC.3       | R_DIS 4             | 20V NMOS ON resistance for<br>DS = 4                             | 125     | _   | 500  | Ω    | Measured at 0.5V                             |  |
| SID. VBUS.DISC.4       | R_DIS 8             | 20V NMOS ON resistance for<br>DS = 8                             | 62.5    |     | 250  |      |                                              |  |
| SID. VBUS DISC.5       | R_DIS 16            | 20V NMOS ON resistance for<br>DS = 16                            | 31.25   |     | 125  |      |                                              |  |
| SID. VBUS.DISC.6       | VBRG_stop_error     | Error percentage of final V <sub>BRG</sub><br>value from setting | -       |     | 10   | %    | When V <sub>BRG</sub> is<br>discharged to 5V |  |
| Voltage regulation     | on DC specification | S                                                                |         |     |      |      |                                              |  |
| SID.DC.VR.1            | VBB                 | VBB output voltage range                                         | 3.0     | -   | 22   | V    |                                              |  |
| SID.DC.VR.2            | VR                  | VBB voltage regulation accuracy                                  | -5      | ±3  | +5   | %    | _                                            |  |
| SID.DC.VR.3            | VIN_UVLO            | VIN supply below which chip will get reset                       | 1.7     |     | 3.0  | V    |                                              |  |
| SID.VREG.1             | TSTART              | Total startup time for the regulator supply outputs              | _       |     | 200  | μs   | Specification for<br>VDDD LDO                |  |



Electrical specifications

#### 3.5.6 NFET gate driver specifications

All specifications are valid for  $-40^{\circ}C \le TA \le 105^{\circ}C$  and  $TJ \le 125^{\circ}C$ , except where noted.

#### Table 16NFET gate driver specifications

| Spec ID                            | Parameter Description                    |                                                                              | Min | Тур | Мах | Unit | <b>Details/ conditions</b>                               |
|------------------------------------|------------------------------------------|------------------------------------------------------------------------------|-----|-----|-----|------|----------------------------------------------------------|
| NFET gate driver DC specifications |                                          |                                                                              |     |     |     |      |                                                          |
| SID.GD.1                           | GD_VGS                                   | Gate to source overdrive during ON condition                                 | 4.5 | 5   | 10  | v    | NFET driver is ON                                        |
| SID.GD.2                           | GD_RPD Resistance when pull-down enabled |                                                                              | _   | _   | 2   | kΩ   | Applicable on<br>NFET_CTRL to turn<br>off external NFET. |
| NFET gate drive                    | er AC specificatio                       | ns                                                                           |     |     |     |      |                                                          |
| SID.GD.3                           | T <sub>ON</sub>                          | NFET_CTRL Low to High<br>(1V to VBUS + 1V) with 3nF<br>external capacitance. | 2   | 5   | 10  | ms   | VBRG = 5V                                                |
| SID.GD.4                           | T <sub>OFF</sub>                         | NFET_CTRL High to Low<br>(90% to 10%) with 3nF external<br>capacitance.      | -   | 7   | _   | μs   | VBRG = 21.5V                                             |

#### 3.5.7 BuckBoost PWM controller

#### Table 17 BuckBoost PWM controller specifications

| Spec ID   | Parameter            | Description                                                | Min | Тур  | Мах | Unit | Details/ conditions                                    |
|-----------|----------------------|------------------------------------------------------------|-----|------|-----|------|--------------------------------------------------------|
| PWM contr | oller specifications |                                                            | ļ   |      | 4   |      | <u>.</u>                                               |
| PWM.1     | FSW                  | Switching frequency                                        | 150 | -    | 600 | kHz  |                                                        |
| PWM.2     | FSS                  | Spread spectrum<br>frequency dithering<br>span             | _   | 10   |     | %    |                                                        |
| PWM.3     | Ratio_Buck_BB        | Buck to buckboost<br>ratio                                 |     | 1.16 | _   | -    | -                                                      |
| PWM.4     | Ratio_Boost_BB       | Boost to buckboost<br>ratio                                | -   |      |     |      |                                                        |
| GD1       | Fsw Gd Ovr           | Inverter switching<br>frequency                            | 85  | 0.84 | 600 | kHz  | Pins PWM_IN1 and PWM_IN2 are connected to pin PWM_OUT. |
| BuckBoost | controller gate driv | ver specifications                                         |     |      |     |      | I                                                      |
| DR.1      | R_HS_PU              | Top-side gate driver<br>on-resistance - gate<br>pull-up    |     | 2    |     |      |                                                        |
| DR.2      | R_HS_PD              | Top-side gate driver<br>on-resistance - gate<br>pull-down  | _   | 1.5  | _   | Ω    | _                                                      |
| DR.3      | R_LS_PU              | Bottom-side gate<br>driver on-resistance -<br>gate pull-up |     | 2    |     |      |                                                        |



**Electrical specifications** 

| Table 17 | DUCKDOOSL | PWM controller specificat                                    |     | minuea) |     |      |                     |
|----------|-----------|--------------------------------------------------------------|-----|---------|-----|------|---------------------|
| Spec ID  | Parameter | Description                                                  | Min | Тур     | Мах | Unit | Details/ conditions |
| DR.4     | R_LS_PD   | Bottom-side gate<br>driver on-resistance -<br>gate pull-down |     | 1.5     |     | Ω    |                     |
| DR.5     | Dead_HS   | Dead time before<br>high-side rising edge                    |     | 30      |     |      |                     |
| DR.6     | Dead_LS   | Dead time before<br>low-side rising edge                     |     | 30      |     |      |                     |
| DR.7     | Tr_HS     | Top-side gate driver rise time                               | ] – | 25      | -   | ns   | -                   |
| DR.8     | Tf_HS     | Top-side gate driver fall time                               |     | 20      |     | 115  |                     |
| DR.9     | Tr_LS     | Bottom-side gate<br>driver rise time                         |     | 25      |     |      |                     |
| DR.10    | Tf_LS     | Bottom-side gate<br>driver fall time                         |     | 20      |     |      |                     |

 Table 17
 BuckBoost PWM controller specifications (continued)

#### 3.5.8 Thermal

All specifications are valid for  $-40^{\circ}C \le TA \le 105^{\circ}C$  and  $TJ \le 125^{\circ}C$ , except where noted.

#### Table 18Thermal specifications

| Spec ID   | Parameter | Description      | Min | Тур | Мах | Unit | <b>Details/ conditions</b> |
|-----------|-----------|------------------|-----|-----|-----|------|----------------------------|
| SID.OTP.1 | OTP       | Thermal shutdown | 120 | 125 | 130 | °C   | -                          |



Functional overview

## 4 Functional overview

#### 4.1 Wireless power transmitter

WLC1515 supports wireless power transfer between power transmitter (TX) and power receiver (RX), based on inductive power transfer technology (IPT). The Tx runs an alternating electrical current through the Tx coil(s) to generate an alternating magnetic field in accordance with Faraday's law. This magnetic field is mutually coupled to the Rx coil inside the power receiver and is transformed back into an alternating electrical current that is rectified and stored on a Vrect capacitor bank to power the Rx load.

Before the power transfer begins, the Rx and Tx communicate with each other to establish that a valid Rx device has been placed and they negotiate the level of power to be transferred during the charging cycle. The digital communication used by Tx and Rx is in-band communication. The communication from Tx to Rx is frequency shift key (FSK) modulation and from Rx to Tx is amplitude shift key (ASK) modulation. The WLC1515 solution supports the Qi v1.3.x standard up to 15W. The WLC1515 operates in both BPP or EPP depending on the capabilities of the Rx that gets placed by the user.

WLC1515 offers a highly integrated wireless power transmitter solution with the Qi v1.3.x standard. This includes ready to use firmware stack with a robust demodulation scheme for continuous power transfer and reliable FOD to ensure safety. WLC1515 firmware stack comes with a high level of configurable options to enable differentiation by application using the configuration utility tool.

#### 4.2 WPC system control

WLC1515 controls the wireless power system as per the Qi standard version 1.3.x. The system control covers power transfer, system monitoring, and various phases of operation under BPP or EPP receivers depending on the Rx type placed onto the Tx pad.



Figure 4

WPC system control flow chart (negotiation, calibration and authentication are for EPP only)<sup>[9]</sup>

#### Note

<sup>9.</sup> The **Functional overview** section only describes the Qi specification. However, IC can support wireless charging proprietary power delivery extensions Samsung FC (PPDE).



### 4.2.1 Coil selection and object detection phase

The Tx monitors the interface surface using low energy signals (analog ping or Q-factor) to detect objects' placement and removal. The Analog Ping energy is limited such that impedance changes above the Tx coil may be detected without powering or waking up the receiver. The WLC1515 sets the Bridge (VBRG) voltage powering the inverter to a low voltage to generate sufficient energy to measure for any interface impedance changes without transferring any power during the selection phase. The WLC1515 switches the coil for every five analog pings.

#### 4.2.2 Digital ping phase

In this phase, the Tx sends a power signal that is sufficient to power the receiver and prompt a response. This signal is called Digital Ping and the magnitude and length of time are predefined by the WPC Tx specifications. The Digital Ping phase ends when no response is detected or the Rx responds with a signal strength packet (SSP). When the Tx receives a valid SSP, the Digital Ping is extended and the system proceeds to the Identification and Configuration phase.

### 4.2.3 Identification and configuration phase

In this phase, the Tx identifies whether the Rx belongs to BPP or EPP profile. Additionally, in this phase, the Tx obtains configuration information such as the maximum amount of power that the Rx may require at its output. The power transmitter uses this information to create a Power Transfer Contract.

If the receiver is a BPP type then the power transmitter enters into the power transfer phase at the completion of the ID and Config phase as shown in **Figure 8** or with EPP receivers it proceeds to the negotiation phase if requested by the Rx.

#### 4.2.4 Negotiation

In this phase, the EPP power receiver negotiates with the power transmitter to fine-tune the power transfer contract. For this purpose, the power receiver sends negotiation requests to the power transmitter, which the power transmitter can grant or deny.

In compliance with Q-factor FOD, the Tx will compare the Q-factor reported by the Rx with its own measurement to determine if the Q-factor of the coil is appropriate for the Rx that has been placed (EPP only). If the Tx Q-factor reading is too low it will flag a QFOD alarm and return to the selection phase.

### 4.2.5 Calibration

When this phase is requested, the Tx will ACK the request and commence with the EPP Rx to enable and enter the calibration phase to calibrate for transmitter power losses at two fixed receiver loads. This system's power loss information will be used by the Tx to detect the presence of foreign objects on the interface surface during the power delivery phase.

### 4.2.6 Authentication

Post successful calibration, Tx enters into power transfer mode limited to 5W. In this mode, Rx can request and challenge Tx for authentication. In case of successful authentication, Tx proceeds with negotiated power delivery. If authentication challenge is not successful then Tx continues to be in power transfer mode, limited to 5W. WLC1515 provides an I<sup>2</sup>C/SPI port for interfacing with OPTGA™ Trust Charge IC to enable authentication.

### 4.2.7 Renegotiation phase

In this phase, the EPP Rx can request to adjust the power transfer contract. This phase may be aborted prematurely without changing the power transfer contract.



#### 4.2.8 Power transfer phase

In this phase, the Tx transfers power to the Rx and the power level is determined by the control error packets (CEP) and limited by the guaranteed power contract. Power loss FOD is also enabled and utilized to prevent excessive power loss which could result in FO heating.

- 1. CEP: These packets are used by the Tx to adjust the amount of power being sent. The CEP may be positive, negative, or 0. The Tx adjusts its operating point based on the value of the CEP. The CEP packet must be received every 1.8s (configurable) or power will be withdrawn along with other constraints that specify when a CEP may be sent by the Rx as defined in the WPC specifications.
- 2. Received power packet (RPP): The packet (8 bits for BPP and 24 bits for EPP) contains power received by receiver. The RPP is used by the Tx to determine if the power loss is safe or excessive based on the FOD thresholds contained in the FW.
- 3. End power transmit (EPT): The Rx may send an EPT packet anytime to inform Tx to withdraw/terminate the power delivery. The Tx will end the power transfer immediately if an EPT packet is received.

The Rx and Tx communicate with each other by modulating the carrier wave used to transfer power. The following sections describe the communication layer used and defined by the WPC.

#### 4.2.9 Bidirectional in-band communication interface

The Qi standard requires bi-directional in-band communication between Tx and Rx. The communication from Tx to Rx is FSK and is implemented by the Tx alternating the carrier wave frequency. The communication from Rx to Tx is ASK and is created by modulating the load on the Rx side causing a reflection to appear on the Tx which is filtered and decoded.

#### 4.3 Communication from Tx to Rx - FSK

The power transmitter communicates to the power receiver using frequency shift keying, in which the power transmitter modulates the operating frequency of the power signal.

In FSK, the Tx changes its operating frequency between the current operating frequency ( $f_{OP}$ ) to an alternate frequency ( $f_{MOD}$ ) in the modulated state. The difference between these two frequencies is characterized by two parameters that are determined during the initial ID and config stage of the wireless power connection:

- Polarity: This parameter determines whether the difference between f<sub>MOD</sub> and f<sub>OP</sub> is positive or negative.
- Depth: This parameter determines the magnitude of the difference between f<sub>OP</sub> and f<sub>MOD</sub> in Hertz (Hz).

The Tx uses a differential bi-phase encoding scheme to modulate data bits to the carrier wave. For this purpose, the Tx aligns each data bit to segments of 512 cycles of the carrier wave frequency.



Figure 5 Example of differential bi-phase encoding - FSK



#### 4.4 Communication from Rx to Tx - ASK

In the ASK communication scheme, the Rx modulates the amount of power that it draws from the Tx power signal. The Tx detects this through as a modulation of the Tx current and/or voltage and uses a demodulation scheme to convert the modulated signal into a binary signal.

The Rx shall use a differential bi-phase encoding scheme to modulate data bits onto the power signal. For this purpose, the power receiver shall align each data bit to a full period  $t_{CLK}$  of an internal clock signal, such that the start of a data bit coincides with the rising edge of the clock signal. This internal clock (INTCLK) signal shall have a frequency fCLK = 2kHz ±4%. tCLK is time period of the INTCLK clock.



Figure 6 Example of differential bi-phase encoding - ASK

When the Tx receives a modulated signal from the Rx the information is decoded and the Tx will react to the packet according to the type and the WPC specification.

#### 4.5 Demodulation

The WLC1515 ASK demodulating and decoding scheme works by detecting voltage and current variations in the Tx coil caused by the Rx modulation signal. The voltage path for ASK uses an external band pass filter to filter the demod signal out of the carrier wave. The current sense uses the bridge current sense resistor and an integrated differential amplifier to sense the ASK variations. Both ASK sensing paths can be multiplexed to the external Opamp filter and comparator to improve communication in low signal-to-noise environments or conditions.

**Figure 7** shows the demodulation path used for current and voltage sensing of the modulation signal for packet decoding.



Figure 7 WLC1515 voltage and current demodulation path for ASK

#### 4.6 Inverter

The WLC1515 uses the integrated buckboost controller to generate the bridge voltage used to power the full-bridge inverter that powers the Tx resonance tank to deliver power to the Rx. The inverter supports a wide input operating voltage range (3V to 22V) for power transfer. The integrated gate drivers of the WLC1515 are designed to control a full bridge or half-bridge Inverter depending on the WPC specification type and operating scenario. The inverter is capable of operating at switching frequencies between 85kHz and 600kHz but are typically limited to 110kHz to 148kHz. During the power transfer phase, the inverter responds to Rx CEP packets by adjusting the operating frequency or adjusting the bridge voltage. The power control method (variable voltage or variable frequency) is determined by the WPC specification but may be altered in order to promote better interoperability and user experience.



### 4.7 Rx detection

During the selection phase, the Tx will periodically poll the interface to detect impedance changes in order to quickly send a Digital Ping within 0.5s of a user placing an Rx. During this phase, the WLC1515 is able to distinguish between large ferrous objects (such as keys or coins) and regular Rx devices using Q factor, input current, or shifts in resonance frequency to attempt FOD before power transfer. In case of marginally high input current or resonance shifts, the Tx will commence to Digital Ping in order to guarantee a connection with a valid Rx is made in a timely manner. The typical sequence of operations used to scan the interface for Rx placement (or removal if an EPT is received during power transfer) is shown in **Figure 8**.



Figure 8 Typical selection phase Rx detection timing diagram



Figure 9 describes the process used during the selection phase for quick Rx detection and connection.

#### Figure 9 Typical selection phase flow chart for Rx detection and connection

The Rx detection in **Figure 9** also covers foreign object detection. The foreign object is identified by using Q factor. In case of foreign object detection, the process flow proceeds to analog ping (APNG). Further details about foreign object detection is covered in **Foreign object detection (FOD)**.



Functional overview

## 4.7.1 Foreign object detection (FOD)

WLC1515 supports enhanced FOD as per Qi v1.3.x standard. This includes FOD based on Q factor, resonance frequency, power loss, and over temperature (if a thermistor is used).

### 4.7.2 Q factor FOD and resonance frequency FOD

WLC1515 offers integrated Q factor and resonance frequency measurements for QFOD pre-power delivery. The measurements are made using the internal comparators QCOMP1 and QCOMP2 and the simple external components to charge the resonance capacitor and then discharge by shorting the LC tank and observing the resulting oscillation and voltage decay. The measurement of the Q factor is performed directly before every digital ping. The number of cycle count 'N' between two coil voltages V1 and V2 and period between corresponding rising edge pulses are used for Q factor and resonance frequency measurement as shown in **Figure 10**.



Figure 10 WLC1515 Q factor measurement schematic and signal

### 4.7.3 Power loss FOD

WLC1515 supports power loss FOD during power transfer. The power loss FOD uses the Tx power measured at the buck output and is the product of the bridge voltage and the bridge current (current is sensed at inputs CSPO\_0 and CSNO\_0). This result for Tx power is further adjusted by tuning FOD coefficients to account for inverter losses and friendly metal losses. After computing the calibrated Tx power the result is compared against the latest RPP value sent by the Rx. If the difference between Tx\_Power\_Calibrated and RPP exceeds the Ploss threshold then an FOD event is logged. To prevent erroneous disconnects and improve user experience the WLC1515 will only disconnect the power for Ploss FOD in the event that three consecutive Ploss threshold breaches occur. The FOD coefficients and the Ploss thresholds are configurable to adapt to the system design.

### 4.7.4 Over temperature FOD

The WLC1515 is able to monitor interface temperature if an external NTC thermistor is connected and placed in contact with the Tx coil. This can be enabled to disconnect the Tx from the Rx in the event that the Tx coil temperature exceeds a configurable threshold.



### 4.8 BuckBoost regulator

The WLC1515 buckboost regulator can be configured to operate in buckboost mode, buck-only mode, or boost-only mode. While the buckboost mode requires four external switching FETs, buck-only and boost-only modes require only two FETs. The buckboost regulator powers the inverter at the input node, VBRG, to enable power transfer per Qi. The WLC1515buckboost regulator requires input and output bypass capacitors as well as four FETs and an inductor. The necessary external components and connections are shown in **Figure 11**. The buckboost also offers current protection using a cycle-by-cycle current sense amplifier connected across resistance CSR, integrated high and low side gate drivers, and automatic PWM generation for output voltage control. The effective capacitance and inductor have been deliberately selected to optimize buckboost performance and any substitutions should be made using equivalent components as those found in the reference schematic and using hardware design guidelines.



Figure 11 WLC1515 typical buckboost regulator schematic for VBRG generation



4.9 BuckBoost operating modes

#### 4.9.1 BuckBoost converter

#### 4.9.1.1 BuckBoost controller operation regions

The input-side CSA's output is compared with the output of the error amplifier to determine the pulse width of the PWM. The PWM block compares the input voltage and output voltage to determine the buck, boost, and buckboost regions. The switching time/period of the four gate drivers (HG1, LG1, HG2, LG2) depends upon the region in which the block is operating as well as the mode such as DCM or FCCM. The exact VBUS vs VBRG thresholds for transitions into and out of each region are adjustable in firmware including the hysteresis.

#### 4.9.1.1.1 Buck region operation (VBUS >> VBRG)

When the VBRG voltage is significantly higher than the required VBUS voltage, WLC1515 operates in the buck region. In this region, the boost side FETs are inactivated, with the boost control FET (connected to LG2) turned off and the boost sync FET (connected to HG2) turned on. The buck side FETs are controlled as a buck converter with synchronous rectification as shown in **Figure 12**.



Figure 12 Buck operation waveforms

#### 4.9.1.2 Boost region operation (VBUS << VBRG)

When the VBRG voltage is significantly lower than the required VBUS voltage, WLC1515 operate in the boost region. In this region, the buck side FETs are inactivated, with the sync FET turned off and the buck control FET turned on. The boost side FETs are controlled as a boost converter with synchronous rectification as shown in **Figure 13**.



Figure 13 Boost operation waveforms



### 4.9.1.3 BuckBoost region 1 operation (VBUS ~> VBRG)

When the VBUS voltage is slightly higher than the required VBRG voltage, WLC1515 operate in the buckboost region 1. In this region, the boost side works at a fixed 20% duty cycle (programmable) while the buck side (LG1 / HG1) duty cycle is modulated to control the output voltage. All four FETs are switching every cycle in this operating region as shown in **Figure 14**.



Figure 14 BuckBoost region 1 (VBUS ~> VBRG) operation waveforms

### 4.9.1.4 BuckBoost region 2 operation (VBUS ~< VBRG)

When the VBUS voltage is slightly lower than the required VBRG voltage, WLC1515 operate in the buckboost region 2. In this region, the buck side works at a fixed 80% duty cycle (programmable) while the boost side (LG2) duty cycle is modulated to control the output voltage. All four FETs are switching every cycle in this operating region as shown in **Figure 15**.





### 4.9.1.5 Switching frequency and spread spectrum.

WLC1515 offers programmable switching frequency between 150 kHz and 600 kHz. The controller supports spread spectrum clocking within the operating frequency range in all operating modes. Spread spectrum is essential for charging applications to meet EMC/EMI requirements by spreading emissions caused by switching over a wide spectrum instead of a fixed frequency, thereby reducing the peak energy at any particular frequency. Both the switching frequency and the spread spectrum span are firmware programmable.



### 4.9.2 Pulse-width modulator (PWM)

The WLC1515 generates the control signals for the gate drivers driving the external FETs in peak current mode control. There are many programmable options for minimum/maximum pulse width, minimum/maximum period, frequency and pulse skip levels to optimize the system design. The WLC1515's buckboost primary operating mode when the buck, boost, and buck and boost is loaded by the inverter and power transfer is in progress. The WLC1515 have two firmware-selectable operating modes to optimize efficiency and reduce losses under light load conditions: PSM and FCCM.

#### 4.9.3 Pulse skipping mode (PSM)

In pulse-skipping mode, the controller reduces the total number of switching pulses without reducing the active switching frequency by working in "bursts" of normal nominal-frequency switching interspersed with intervals without switching. The output voltage thus increases during a switching burst and decreases during a quiet interval. This mode results in minimal losses at the cost of higher output voltage ripple. When in this mode, the WLC1515 monitors the voltage across the buck or boost sync FET to detect when the inductor current reaches zero; when this occurs, the WLC1515 devices switch off the buck or boost sync FET to prevent reverse current flow from the output capacitors (i.e. diode emulation mode). Several parameters of this mode are programmable through firmware, allowing the user to strike their own balance between light load efficiency and output ripple.

#### 4.9.4 Forced-continuous-conduction mode (FCCM)

In forced-continuous-conduction mode (FCCM), the nominal switching frequency is maintained at all times, with the inductor current going below zero (i.e. "backwards" or from the output to the input) for a portion of the switching cycle as necessary to maintain the output voltage and current. This keeps the output voltage ripple to a minimum at the cost of light-load efficiency.

### 4.9.5 Overvoltage protection (OVP)

The WLC1515 offers two types of overvoltage protections. The device monitors and limits VBUS and VBRG. In case of a VBUS overvoltage event detected, WLC1515 can be configured to shut down input voltage using NFET\_CTRL\_1. In case of VBRG over voltage events, the buckboost regulator is immediately shut down. The IC can be re-enabled after a physical disconnect and reconnect. The over-voltage fault thresholds are configurable.

### 4.9.6 Overcurrent protection (OCP)

The WLC1515 protects the inverter from over-current and short-circuit faults by monitoring the bridge current and continuously inspecting for over-current events using the internal CSAs that check the voltage on the current sense resistor. Similar to OVP, the OCP and SCP fault thresholds and response times are configurable as well. The IC can be re-enabled after a physical disconnect and reconnect.

### 4.9.7 MCU

The Cortex<sup>®</sup>-M0 in WLC1515 device is a 32-bit MCU, which is optimized for low-power operation with extensive clock gating. The device utilizes an interrupt controller (the NVIC block) with 32 interrupt inputs and a wakeup interrupt controller (WIC), which can wake the processor up from Deep Sleep mode. Additionally, the WLC1515 device has 128-KB Flash and 32-KB ROM for nonvolatile storage. ROM stores libraries for device drivers such as I<sup>2</sup>C, SPI, LIN, and so on. The main wireless power firmware is stored in Flash memory to provide the flexibility to store code for all wireless power features and enable the use of configuration tables. The device may be reset anytime by toggling the XRES pin to force a full hardware and software reset.

The WLC1515 devices support external clock (EXTCLK) or INTCLK for the MCU and all internal sub-systems that require clocks. To use the internal clock, float the CLK\_IN pin. To use the optional external clock, provide a single ended clock to the CLK\_IN pin oscillating at 48MHz.

The TCPWM block of the WLC1515 device has four timers, counters, or PWM (TCPWM) generators. These timers are used by FW to run the wireless power Tx system as required by WPC. The WLC1515 device also has a watchdog timer (WDT) that can be used by FW for various timeout events.



Functional overview

#### 4.9.8 ADC

The WLC1515 device has 8-bit SAR ADCs available for general purpose analog-to-digital conversion applications within the chip and system. The ADCs are accessed from the GPIOs or directly on power supply pins through an on-chip analog mux. See the **"Electrical specifications"** on page 11 for detailed specifications of the ADCs.

#### 4.9.9 Serial communications block (SCB)

The WLC1515 devices have four SCB blocks that can be configured for I<sup>2</sup>C, SPI, UART, or LIN. These blocks implement full multi-master and slave I<sup>2</sup>C interfaces capable of multi-master arbitration. I<sup>2</sup>C is compatible with the standard Philips I2C specification V3.0. These blocks operate at speeds of up to 1Mbps and have flexible buffering options to reduce interrupt overhead and latency for the CPU. The SCB blocks support 8-byte deep FIFOs for Receive and Transmit to decrease the time needed to interface by the MCU also reducing the need for clock stretching caused by the CPU not having read data on time.

#### 4.9.10 I/O subsystem

The WLC1515 devices have 13 GPIOs but many of them have dedicated functions for 15W MP-A13 applications such as I2C comm, LED and temperature sensing in the wireless power application and cannot be repurposed. The GPIOs output states have integrated controls modes that can be enabled by FW which include: weak pull-up with strong pull-down, strong pull-up with weak pull-down, open drain with strong pull-down, open drain with strong pull-down, open drain with strong pull-up with strong pull-up with strong pull-up. Strong pull-up with strong pull-down, disabled, or weak pull-up with weak pull-down and offer selectable slew rates for dV/dt output control. When GPIOs are used as inputs they can be configured to support different input thresholds (CMOS or LVTTL).

During POR, the GPIO blocks are forced to the disable state preventing any excess currents from flowing.

### 4.9.11 LDOs (VDDD and VCCD)

The WLC1515 has two integrated LDO regulators. The VDDD LDO is powered by VIN and provides 5V for the GPIOs, gate drivers, and other internal blocks. The total load on VDDD LDO must be less than 150mA including internal consumption. VDDD LDO will be externally loaded as shown in the reference schematic. For connecting any additional external load on it, contact Infineon technical support. The VDDD 5V supply is externally routed to various pins and they should all be externally shorted together. The VCCD LDO is a 1.8V LDO regulator and is powered by VDDD. Do not externally load VCCD. Both LDOs must have ceramic bypass capacitors placed from each pin to ground close to the WLC1515 device.



Programming the WLC1515 device

## 5 Programming the WLC1515 device

Generally, the WLC1515 devices are programmed over the SWD interface only during development or during the manufacturing process of the end-product. Once the end-product is manufactured, the WLC1515 device application firmware can be updated via the appropriate bootloader interface. Infineon strongly recommends customers to use the configuration utility to turn off the Application FW Update over I<sup>2</sup>C interface in the firmware that is updated into WLC1515's flash before mass production.

#### 5.1 Programming the device Flash over SWD interface

The WLC1515 family of devices can be programmed using the SWD interface. Infineon provides the **CY8CKIT-005 MiniProg4 Kit** which can be used to program the flash and debug firmware. The Flash is programmed by downloading the information from a *hex* file.

As shown in **Figure 16**, the SWD\_DAT and SWD\_CLK pins are connected to the host programmer's SWDIO (data) and SWDCLK (clock) pins respectively. During SWD programming, the device can be powered by the host programmer by connecting its VTARG (power supply to the target device) to the VDDD pins of the WLC1515 device. If the WLC1515 device is powered using an onboard power supply, it can be programmed using the "Reset Programming" option. For more details, refer the WLCXXXX programming specifications.



Figure 16 Connecting the programmer to WLC1515



Ordering information

# 6 Ordering information

 Table 19 lists the WLC1515 ordering part numbers and applications.

#### Table 19 WLC1515 ordering part numbers

| MPN             | Power | Application                             |
|-----------------|-------|-----------------------------------------|
| WLC1515-68LDXS  | 15W   | Qi v1.3.x EPP Tx                        |
| WLC1515-68LDXST | 1310  | Qi v1.3.x EPP Tx - Tape and reel option |

## 6.1 Ordering code definitions

| $\frac{WLC}{T} \xrightarrow{X} \xrightarrow{X} \xrightarrow{XX} \xrightarrow{XX} \xrightarrow{XX} \xrightarrow{X} \xrightarrow{X} \xrightarrow{X} \xrightarrow{X}$ |                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
|                                                                                                                                                                    | T: Tape and reel (Optional)                                                               |
|                                                                                                                                                                    | <b>Grade/temperature range:</b> S = Automotive grade (-40°C to + 125°C)                   |
|                                                                                                                                                                    | Lead: X = Pb-free                                                                         |
|                                                                                                                                                                    | Package type: LD = QFN WETTABLE FLANK Number of pins in the package                       |
|                                                                                                                                                                    | Wattage: 15 = 15W;                                                                        |
|                                                                                                                                                                    | <b>Type-:</b> 1 = Tx, 2 = Rx, 3 = Tx-Rx, 4 = Custom, 5 = Automotive Tx with LIN interface |
|                                                                                                                                                                    | Product type: 1 = First-Generation product family                                         |
|                                                                                                                                                                    | Marketing code: WLC = Wireless Charging                                                   |



Packaging

## 7 Packaging

#### Table 20Package characteristics

| Parameter       | Description                    | Test conditions | Min | Тур | Мах  | Unit  |
|-----------------|--------------------------------|-----------------|-----|-----|------|-------|
| TJ              | Operating junction temperature |                 | -40 | 25  | 125  | °C    |
| T <sub>JA</sub> | Package θJA                    | ]-              |     |     | 12.1 | °C/W  |
| T <sub>JC</sub> | Package θJC                    |                 | -   | -   | 3.1  | C/ VV |

#### Table 21Solder reflow peak temperature

| Package    | Maximum peak temperature | Maximum time within 5°C of<br>peak temperature |
|------------|--------------------------|------------------------------------------------|
| 68-pin QFN | 260°C                    | 30 seconds                                     |

#### Table 22 Package moisture sensitivity level (MSL), IPC/JEDEC J-STD-2

| Package    | MSL   |
|------------|-------|
| 68-pin QFN | MSL 3 |

68-pin QFN ( $10 \times 10$ ) package outline

Figure 17

38

# Wireless charging IC (WLC) 15-W transmitter for automotive applications

Package diagram







Package diagram



Figure 18 Carrier tape, QFN0606 (HWA SHU)



Acronyms

## 9 Acronyms

| Table 23         | Acronyms used in this document            |
|------------------|-------------------------------------------|
| Acronym          | Description                               |
| ACK              | Acknowledge                               |
| ADC              | Analog-to-digital converter               |
| Arm®             | Advanced RISC machine, a CPU architecture |
| ASK              | Amplitude shift key                       |
| BB               | BuckBoost                                 |
| BPP              | Basic power profile                       |
| BMC              | BiPhase mark code                         |
| CEP              | Control error packet                      |
| СС               | Configuration channel                     |
| CSA              | Current sense amplifier                   |
| DCM              | Discontinuous-conduction mode             |
| EA               | Error amplifier                           |
| EPP              | Extended power profile                    |
| EPT              | End power transfer                        |
| ESD              | Electrostatic discharge                   |
| FET              | Field effect transistor                   |
| FCCM             | Forced-continuous-conduction mode         |
| FOD              | Foreign object detection                  |
| FO               | Foreign object                            |
| FSK              | Frequency shift key                       |
| FW               | Firmware                                  |
| GPIO             | General-purpose I/O                       |
| НВМ              | Human body model                          |
| HS               | High speed                                |
| l <sup>2</sup> C | Inter-integrated circuit                  |
| IC               | Integrated circuit                        |
| IMO              | Internal main oscillator                  |
| IPT              | Inductive power transfer technology       |
| LDO              | Linear drop out                           |
| LIN              | Local Interconnect Network                |
| MCU              | Microcontroller unit                      |
| NTC              | Negative temperature coefficient          |
| NVIC             | Nested vectored interrupt controller      |
| OCP              | Overcurrent protection                    |
| Opamp            | Operational amplifier                     |
| OTP              | Over temperature protection               |
| OV               | Overvoltage                               |
| OVP              | Overvoltage protection                    |



Acronyms

| Table 23 | Acronyms used in this document                 |
|----------|------------------------------------------------|
| Acronym  | Description                                    |
| РСВ      | Printed circuit board                          |
| POR      | Power-on reset                                 |
| PPDE     | proprietary power delivery extensions          |
| PPS      | Programmable power supply                      |
| PSM      | Pulse-skipping mode                            |
| PWM      | Pulse-width modulator                          |
| QFOD     | Q factor FOD                                   |
| RPP      | Received power packet                          |
| RCP      | Reverse current protection                     |
| Rx       | Power receiver                                 |
| SAR      | Successive approximation register              |
| SCP      | Short circuit protection                       |
| SPI      | Serial peripheral interface                    |
| SSP      | Signal strength packet                         |
| SWD      | Serial wire debug, a test protocol             |
| TCPWM    | Timer/counter pulse-width modulation           |
| Тх       | Power transmitter                              |
| UART     | Universal asynchronous receiver<br>transmitter |
| UFP      | Upstream facing port                           |
| UV       | Undervoltage                                   |
| WDT      | Watchdog timer                                 |
| WIC      | Wakeup interrupt controller                    |
| WPC      | Wireless power consortium                      |
| ZCD      | Zero-crossing detector                         |
|          |                                                |



Document conventions

#### **10 Document conventions**

#### 10.1 Units of measure

| Table 24 | Units of measure      |
|----------|-----------------------|
| Symbol   | Unit of measure       |
| °C       | degree Celsius        |
| Hz       | hertz                 |
| KB       | 1024 bytes            |
| kHz      | kilohertz             |
| kΩ       | kilo ohm              |
| LSB      | least significant bit |
| MHz      | megahertz             |
| MΩ       | mega-ohm              |
| μA       | microampere           |
| μF       | microfarad            |
| μH       | microhenry            |
| μs       | microsecond           |
| μV       | microvolt             |
| μW       | microwatt             |
| mA       | milliampere           |
| mm       | millimeter            |
| ms       | millisecond           |
| mV       | millivolt             |
| nA       | nanoampere            |
| ns       | nanosecond            |
| nV       | nanovolt              |
| Ω        | ohm                   |
| %        | percent               |
| pF       | picofarad             |
| S        | second                |
| V        | volt                  |
| W        | watt                  |



**Revision history** 

### **Revision history**

| Document revision | Date       | Description of changes |
|-------------------|------------|------------------------|
| *A                | 2023-05-18 | Release to web.        |
| *В                | 2023-07-21 | Added Note 1.          |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2023-07-21 **Published by** 

**Infineon Technologies AG** 81726 Munich, Germany

© 2023 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document? Email: erratum@infineon.com

**Document reference** 002-37268 Rev. \*B

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### WARNINGS

Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.