

### **General description**

WLC1150 is a highly integrated wireless power transmitter, ideal for 50W charging applications. The IC works in Infineon high power proprietary protocol mode to deliver 50W power. WLC1150 offers a cost-effective solution for various applications up to 50W output power, by addressing critical system needs of high-power application, like thermal, EMI, foreign object detection (FOD), high efficiency and inverter control, and so on.

WLC1150 offers compatibility with various types of input configurations to address wide range of high-power applications. WLC1150 supports systems with input power supplied by either USB PD/PPS or fixed input from DC power supply. The IC supports these input configurations, without requiring a front-end DC-DC converter and this helps in achieving significant system efficiency gain, which is an important performance aspect of high-power system. WLC1150 offers many programmable features for creating distinct wireless transmitter solutions.

WLC1150 is a highly programmable wireless power transmitter with an on-chip 32-bit Arm® Cortex®-M0 processor, 128 KB flash, 16 KB RAM, and 32 KB ROM. The device also includes various analog and digital peripherals such as ADC, PWMs, and timers. The inclusion of a fully programmable MCU with analog and digital peripherals enable scalable wireless charging solutions.



#### **Features**

- 50W wireless power transfer using proprietary protocol
- Enables Qi v1.3.x compliant extended power profile (EPP) and basic power profile (BPP) transmitter (MP-A2 and similar)<sup>[1]</sup>
- Integrated gate drivers for inverter
- Inverter control using frequency, duty-cycle, and variable voltage
- Integrated buck controller for fan that enables cooling of interface surface during high power delivery.
- Integrated FOD
- Supports various input configuration i.e.
   USB PD/ PPS, fixed DC input of 20V without requiring an additional DC-DC converter.
- Integrated USB-PD controller
  - Supports latest USB-PD 3.1 version
  - Programmable power supply (PPS) mode
  - Support for USB PD legacy charging protocols like QC 2.0/3.0 and AFC
- Supports wide input voltage range: 4.5 V to 24 V with integrated buck-boost controller
- · Communication ports: I2C, UART

#### Note

1. Customers might require a license to use the QC2.0/3.0, AFC and Qi protocols. For any other legacy charging protocol support, contact your local Infineon sales representative.



**Features** 

#### · Configurable protection

- Adaptive FOD
- Overcurrent protection (OCP), overvoltage protection (OVP)
- Supports over-temperature protection through integrated ADC circuit and internal temperature sensor

#### • Temperature range

- Extended industrial temperature: -40°C to +105°C

#### Package

- 68 lead QFN  $8.0 \times 8.0 \times 0.65$  mm LD68B  $5.7 \times 5.7$  mm EPAD



Potential applications

## Potential applications

- Wireless charging pads with power proprietary protocol (50W)
- Industrial wireless charging applications
- Vacuum cleaner, robotics and drones
- Furniture and home goods
- Docking stations
- Smart phone charger with Qi EPP (up to 15W)



Logic block diagram

## Logic block diagram



#### Note

2. Customers need to acquire their own licensing for Samsung FC.



Table of contents

### Table of contents

| General description                                                                             | 1  |
|-------------------------------------------------------------------------------------------------|----|
| Features                                                                                        | 1  |
| Potential applications                                                                          |    |
| Logic block diagram                                                                             |    |
| Table of contents                                                                               |    |
| 1 Single stage 50W transmitter solution with integrated buck controller for fan power supply $$ |    |
| 2 Dual stage 50W transmitter solution with integrated buck-boost controller                     |    |
| 3 Pin information                                                                               |    |
| 4 Electrical specifications                                                                     |    |
| 4.1 Absolute maximum ratings                                                                    |    |
| 4.2 Device-level specifications                                                                 |    |
| 4.3 DC specifications                                                                           |    |
| 4.4 Digital peripherals                                                                         |    |
| 4.5 System resources                                                                            |    |
| 5 Functional overview                                                                           |    |
| 5.1 Wireless power transmitter                                                                  |    |
| 5.2 Infineon high power proprietary protocol operation and protocol                             |    |
| 5.3 Wireless charging system control                                                            |    |
| 5.4 Communication from Tx to Rx - FSK                                                           |    |
| 5.5 Communication from Rx to Tx - ASK                                                           |    |
| 5.6 Demodulation                                                                                | 29 |
| 5.7 Input power                                                                                 | 29 |
| 5.8 Inverter and duty cycle control                                                             |    |
| 5.9 Rx detection                                                                                | 32 |
| 5.10 Buck/buck-boost regulators                                                                 |    |
| 5.11 Buck/buck-boost operating modes                                                            |    |
| 6 Programming the WLC1150 device                                                                |    |
| 5.1 Programming the device Flash over SWD interface                                             | 38 |
| 7 Ordering information                                                                          | 39 |
| 7.1 Ordering code definitions                                                                   | 39 |
| 8 Packaging                                                                                     | 40 |
| 9 Package diagram                                                                               | 41 |
| 10 Acronyms                                                                                     | 42 |
| 11 Document conventions                                                                         | 44 |
| 11.1 Units of measure                                                                           | 44 |
| Revision history                                                                                | 45 |



Single stage 50W transmitter solution with integrated buck controller for fan power supply

# Single stage 50W transmitter solution with integrated buck controller for fan power supply

**Figure 1** illustrates a typical application of WLC1150 for wireless power transmitter with frequency and duty cycle control based on MP-A2 transmitter coil. The input power to the system is through Type-C PD adapter or DC 20 V through power supply, powering the inverter, IC, and buck converter. The buck converter powers the fan and WLC1150. The WLC1150 controls the inverter frequency and duty to regulate the power flow to the transmitter coil powering the receiver. WLC1150 provides integrated voltage and current signal based amplitude shift key (ASK) demodulator and decoding feature with support of an external dual op amp. The OPTIGA™ Trust Security IC is interfaced over I2C for Qi authentication requirements.



Figure 1 Application diagram for single stage 50W transmitter solution with integrated buck controller for fan power supply



Dual stage 50W transmitter solution with integrated buck-boost controller

## 2 Dual stage 50W transmitter solution with integrated buck-boost controller

**Figure 2** illustrates a typical application of WLC1150 for 50W wireless power transmitter with wide input voltage range. The solution is based on MP-A2 transmitter coil. The input power to the system is through DC power supply with wide input voltage range (5 V to 20 V) powering the buck-boost converter, which in turn powers the inverter. The buck-boost converter powers regulates the VBRG to desired voltage. The WLCP1150 controls the inverter frequency and duty to regulate the power flow to the transmitter coil powering the receiver.

WLC1150 provides integrated voltage and current signal based amplitude shift key (ASK) demodulator and decoding feature with support of an external dual op amp. The OPTIGA™ Trust Security IC is interfaced over I2C for Qi authentication requirements.



Figure 2 Application diagram for dual stage 50W transmitter solution with integrated buck-boost controller

infineon

Pin information

## **3** Pin information

#### Table 1 WLC1150 pinouts

| Table 1 | WLC      | 1150 pinouts                              |                                                                                                                                                                                                                                                                                                                                     |
|---------|----------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin#    | Pin name | Pin function for 50W application firmware | Description                                                                                                                                                                                                                                                                                                                         |
| 1       |          | SW1_0                                     | Switching node of buck/buck-boost converter (DC-DC bank 1) and input to zero current detector for low-side gate driver.  Single stage solution: Connect this pin to switch node of buck with a short and wide trace.  Dual stage solution: Connect this pin to switch node of buck-boost with a short and wide trace.               |
| 2       |          | LG1_0                                     | Low-side gate driver output for buck/buck-boost converter (DC-DC bank 1).  Single stage solution: Connect to the buck low side FET gate. Use a wide trace to minimize inductance of this connection.  Dual stage solution: Connect to the buck-boost low-side FET gate. Use a wide trace to minimize inductance of this connection. |
| 3       |          | PGND_0                                    | Ground for gate driver (DC-DC). Connect all grounds (GND) and PGND pins (PNGD_0 and PGND_1) together. Connect directly PCB ground plane and EPAD.                                                                                                                                                                                   |
| 4       |          | PVDD_0                                    | Connect to VDDD and to decoupling capacitors (1 $\mu\text{F}$ and 0.1 $\mu\text{F}),$ as close to the IC as possible.                                                                                                                                                                                                               |
| 5       |          | LG2_0                                     | Low-side gate driver output for DC-DC bank 2.  Single stage solution: Float this pin.  Dual stage solution: Connect this pin to low-side gate of buck-boost converter (DC-DC bank 2).                                                                                                                                               |
| 6       |          | VBB_0                                     | Output voltage of buck/buck-boost converter.  Single stage solution: Connect this pin to output of buck converter.  Dual stage solution: Input voltage of inverter. Connect this pin to the current sense resistor terminal which is connected to CSPO pin. Use a dedicated (Kelvin) trace for this connection.                     |
| 7       |          | SW2_0                                     | Switching node (DC-DC bank 2).  Single stage solution: Connect this pin directly to the EPAD.  Dual stage solution: Connect this pin to switch node of buck-boost (DC-DC bank 2) with a short and wide trace.                                                                                                                       |
| 8       |          | HG2_0                                     | High-side gate driver output of DC-DC bank 2.  Single stage solution: Float this pin.  Dual stage solution: Connect to the buck-boost (DC-DC bank 2) high-side FET gate. Use a wide trace to minimize inductance of this connection.                                                                                                |
| 9       |          | BST2_0                                    | Bootstrap power supply for DC-DC bank 2. <b>Single stage solution:</b> Connect this pin to VDDD via a Schottky diode. <b>Dual stage solution:</b> Connect a capacitor (recommended value 0.1 μF) from this pin to SW2_0. Also, connect a Schottky diode from VDDD to BST2_0.                                                        |
| 10      |          | СОМР                                      | Error amplifier (EA) output for buck/buck-boost controller.<br>Connect the RC compensation network to GND.                                                                                                                                                                                                                          |
| 11      |          | CSPO                                      | Positive input of current sensing amplifier of inverter bridge input current. Connect to positive terminal of the output current sense resistor.                                                                                                                                                                                    |
| 12      |          | CSNO                                      | Negative input of current sensing amplifier of inverter bridge input current. Connect to negative terminal of the current sense resistor.                                                                                                                                                                                           |
| 13      |          | VBRG                                      | Feedback pin for buck/buck-boost output voltage.  Single stage solution: Connect it to buck output.  Dual stage solution: Connect it to buck-boost output.                                                                                                                                                                          |



Pin information

Table 1WLC1150 pinouts (continued)

| Table 1 | WLC      | 1150 pinout        | s (continued)                                                        |                                                                                                                                                                                                                       |  |  |
|---------|----------|--------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin#    | Pin name |                    | ction for 50W<br>tion firmware                                       | Description                                                                                                                                                                                                           |  |  |
| 14      |          | VBRG_DI            | S                                                                    | Single stage solution: Connect it to buck output.  Dual stage solution: Connect this pin to current sense resistor terminal which is connected to CSPO pin.                                                           |  |  |
| 15      | CC1      |                    |                                                                      | Type-C connector configuration channel 1. Connect directly to the CC1 pin on the port's Type-C connector and to a capacitor (recommended value 390 pF) to ground. Float this pin for power supply (non USB PD) input. |  |  |
| 16      |          | CC2                |                                                                      | Type-C connector configuration channel 2. Connect directly to the CC2 pin on the port's Type-C connector and to a capacitor (recommended value 390 pF) to ground. Float this pin for power supply (non USB PD) input. |  |  |
| 17      |          | NFET_CTR           | L_0                                                                  | NFET gate driver output of provider FET for buck or buck-boost (DC-DC). Float this pin if it is not used.                                                                                                             |  |  |
| 18      |          | ASK_OU             | Т                                                                    | ASK voltage/current sensing path. IC output for ASK signal processing.                                                                                                                                                |  |  |
| 19      |          | ASK_DEM            | OD                                                                   | Input for ASK signal decoding. Connect external ASK comparator output to this pin. Short this pin to pin-36 (ASK_SEL).                                                                                                |  |  |
| 20      | GD_OVF   | R_HB_1             | PWM_IN1                                                              | Inverter gate driver input signal for inverter bank 1.<br>Connect output of PWM logic signal to this pin for 50W application.                                                                                         |  |  |
| 21      | GD_OVF   | R_HB_2             | PWM_IN2                                                              | Inverter gate driver input signal for inverter bank 2.<br>Connect output of PWM logic signal to this pin for 50W application.                                                                                         |  |  |
| 22      |          | PWM_OL             | PWM_OUT Input for PWM logic circuit. Connect to input of PWM logic c |                                                                                                                                                                                                                       |  |  |
| 23      | DP/G     | PIO1               | DP                                                                   | Default USB D+ / configurable GPIO. For support of legacy charging BC 1.2, AFC, QC or Apple. IC does not support USB data transmission on this pin.                                                                   |  |  |
| 24      | DM/G     | PIO2               | DM                                                                   | Default USB D- / configurable GPIO. For support of legacy charging BC 1.2, AFC, QC or Apple. IC does not support USB data transmission on this pin.                                                                   |  |  |
| 25, 63  |          | VDDD               |                                                                      | VDDD 5V LDO output from VIN. Connect a ceramic bypass capacitor (recommended value 1 $\mu\text{F})$ from this pin to GND close to the IC. Connect all VDDD and PVDD pins together.                                    |  |  |
| 26      | GPI      | 03                 | LED1                                                                 | Default LED1 50W application/configurable GPIO.<br>Float this pin if it is not used.                                                                                                                                  |  |  |
| 27      | GPI      | 04                 | LED2                                                                 | Default LED2 for 50W application/configurable GPIO. Float this pin if it is not used.                                                                                                                                 |  |  |
| 28      |          | XRES               |                                                                      | External reset – active low, internally pulled-up (~6 k $\Omega$ ). Float this pin if it is not used.                                                                                                                 |  |  |
| 29      | GPIO5    | /SCB0              | SDA_SEC                                                              | Used for interfacing as master, with OPTIGA™ Trust I2C SDA. The pin is configured for open drain connection, connect an external pull-up resistor. Float this pin if it is not used.                                  |  |  |
| 30      | GPIO6    | GPIO6/SCB0 SCL_SEC |                                                                      | Used for interfacing with OPTIGA™ Trust I2C SCL. The pin is configured for open drain connection, connect an external pull-up resistor. Float this pin if it is not used.                                             |  |  |
| 31      | GPIO7    | /SCB1              | UART/GPIO7                                                           | Default UART Tx for debug/configurable GPIO. Float this pin if it is not used.                                                                                                                                        |  |  |
| 32      | Qco      | MP2                | QCOMP2                                                               | Q-factor based foreign object detection (FOD) pre-charge measurement input for frequency counting. Connect this pin to pin 37 (QCOMP1).                                                                               |  |  |
| 33      | GPI      | 08                 | RES_SEC                                                              | RESET for OPTIGA™ Trust IC. Configured for using OPTIGA™ Trust in low power mode. Float this pin if it is not used.                                                                                                   |  |  |
| 34, 64  |          | GND                |                                                                      | Ground. Connect directly to the E-PAD and to ground plane.                                                                                                                                                            |  |  |
| 35      |          | NFET_CTR           | L_1                                                                  | NFET gate driver output for consumer FET, if used. Float this pin if not used (consumer FET is required to meet USB PD specification).                                                                                |  |  |

infineon

Pin information

Table 1WLC1150 pinouts (continued)

| Table 1 |          | Dia famatian fam 500                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin#    | Pin name | Pin function for 50W application firmware                                                                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 36      |          | ASK_SEL                                                                                                                            | Input for ASK signal decoding. Connect this pin to pin-19 (ASK_DEMOD).                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 37      |          | QCOMP1                                                                                                                             | Q-factor based FOD pre-charge measurement input for peak voltage detect. Short this pin to pin 32 (QCOMP2).                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 38      | BB_IN    |                                                                                                                                    | Single stage solution: Input voltage to buck (DC-DC) and inverter. Connect to USB Type-C connector's VBUS pin. If EMI filter/choke and consumer FET is used after Type-C connector, then connect it to output of the EMI filter/choke and consumer FET.  Dual stage solution: Input voltage to buck-boost (DC-DC). Connect to USB Type-C connector's VBUS pin. If EMI filter/choke and consumer FET is used after Type-C connector, then connect it to output of the EMI filter/choke and consumer FET. |  |  |
| 39      |          | VBUS_IN                                                                                                                            | Input voltage feedback of buck (DC-DC). Connect to USB Type-C connector's VBUS pin. If EMI filter/choke and consumer FET is used after Type-C connector, then connect it to output of the EMI filter/choke and at the input of consumer FET.                                                                                                                                                                                                                                                            |  |  |
| 40      |          | ASK_N                                                                                                                              | Negative input of ASK voltage sensing signal input to internal amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 41      |          | ASK_P                                                                                                                              | Positive input of ASK voltage sensing signal input to internal amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 42      |          | ASK_TST                                                                                                                            | Float this pin if it is not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 43      |          | BST2_1                                                                                                                             | Bootstrap power supply for (inverter bank 2) inverter high side gate driver. Connect a capacitor (recommended value 0.1 $\mu\text{F})$ from this pin to SW2_1. Also, connect a Schottky diode from VDDD to BST2_1.                                                                                                                                                                                                                                                                                      |  |  |
| 44      |          | HG2_1                                                                                                                              | High-side gate driver for inverter FET (inverter bank 2). Connect to the inverter bank 2, high-side FET gate. Use a wide trace to minimize inductance of this connection.                                                                                                                                                                                                                                                                                                                               |  |  |
| 45      |          | SW2_1 Inverter switching node for inverter bank 2. Connect this pir inverter bank 2 switching node with a short and wide trace     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 46      |          | VBB_1 Inverter input voltage sense. Connect to inverter input voltage sense resistor. Use a dedicated (Kelvin) trathis connection. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 47      |          | LG2_1                                                                                                                              | Low-side gate driver for inverter FET (inverter bank 2). Connect to the inverter bank 2 low side FET gate.                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 48      |          | PVDD_1                                                                                                                             | Connect to VDDD pin. Connect bypass capacitors (recommended values 1 $\mu\text{F}$ and 0.1 $\mu\text{F})$ as close to the IC as possible.                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 49      |          | PGND_1                                                                                                                             | Ground for inverter gate driver. Connect directly to PCB ground plane and E-PAD. Connect all GND and PGND pins together.                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 50      |          | LG1_1                                                                                                                              | Low-side gate driver for inverter FET (inverter bank 1). Connect to the inverter bank 1 low-side FET gate.                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 51      |          | SW1_1                                                                                                                              | Inverter switching node for inverter bank 1. Connect this pin to the Inverter bank 1 switching node with a short and wide trace.                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 52      |          | HG1_1                                                                                                                              | High-side gate driver for inverter FET (inverter bank 1). Connect to the inverter bank 1 high side FET gate.                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 53      |          | BST1_1                                                                                                                             | Bootstrap power supply for (inverter bank 1) inverter high side gate driver. Connect a capacitor (recommended values 0.1 $\mu\text{F})$ from this pin to SW1_1. Also, connect a Schottky diode from VDDD to BST1_1.                                                                                                                                                                                                                                                                                     |  |  |
| 54      |          | DUN1/CSNI_1                                                                                                                        | Negative input of input current sense amplifier (CSA) for inverter. Float this pin if it is not used.                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 55      |          | DNU2/CSPI_1                                                                                                                        | Positive input of input CSA for inverter. Float this pin if it is not used.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |

infineon

Pin information

Table 1WLC1150 pinouts (continued)

| Pin# | Pin name   |                                                                                                                                   | ction for 50W<br>tion firmware | Description                                                                                                                                                                                          |  |  |  |  |  |
|------|------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 56   | GPIO9/SCB3 | 3/SWD_DAT                                                                                                                         | SWD_DAT/GPIO9                  | Used for I2C/SWD register access or programming/configurable GPIO.                                                                                                                                   |  |  |  |  |  |
| 57   | GPIO10/SCB | 33/SWD_CLK                                                                                                                        | SWD_CLK/GPIO10                 | Used for I2C/SCL register access or programming/configurable GPIO.                                                                                                                                   |  |  |  |  |  |
| 58   | GPIO11     | 1/SCB3                                                                                                                            | TEMP_FB                        | Tx coil temperature measurement via thermistor monitoring for 50W application/configurable GPIO. Float this pin if it is not used.                                                                   |  |  |  |  |  |
| 59   | GPIO12     | 2/SCB3                                                                                                                            | GPIO12                         | Configurable GPIO. Configure for FAN PWM or float this pin if it is not used.                                                                                                                        |  |  |  |  |  |
| 60   |            | Default used as input to external PWM logic circuit to enable/disable inverter half bridge operation. Float this pin if not used. |                                |                                                                                                                                                                                                      |  |  |  |  |  |
| 61   |            | VIN                                                                                                                               |                                | 4.5 to 24 V input supply. Connect a decoupling capacitor (recommended value 0.1 $\mu$ F) from this pin to GND close to this                                                                          |  |  |  |  |  |
| 62   | VCCD       |                                                                                                                                   |                                | 1.8 V LDO output for Arm®-M0 power and 1.8 V references.<br>Connect a decoupling capacitor (recommended value 0.1 μF) from<br>this pin to ground.<br>Not for external use or loading.                |  |  |  |  |  |
| 65   |            | CSPI_0                                                                                                                            | ı                              | Positive input of USB input CSA (DC-DC). Connect to the positive terminal of the input current sense resistor. Use a dedicated (Kelvin) connection.                                                  |  |  |  |  |  |
| 66   |            | CSNI_0                                                                                                                            | )                              | Negative input of USB input CSA (DC-DC). Connect to the negative terminal of the input current sense resistor. Use a dedicated (Kelvin) connection.                                                  |  |  |  |  |  |
| 67   | BST1_0     |                                                                                                                                   |                                | Bootstrap power supply for buck/buck-boost (DC-DC) high-side gate driver. Connect a capacitor (recommended value 0.1 µF) from this pin to SW1_0. Also, connect a Schottky diode from VDDD to BST1_0. |  |  |  |  |  |
| 68   | HG1_0      |                                                                                                                                   |                                | High-side gate driver output of buck/buck-boost converter (DC-DC bank 1). Connect to the buck high side FET gate. Use a wide trace to minimize inductance of this connection.                        |  |  |  |  |  |
|      |            | EPAD                                                                                                                              |                                | Exposed ground pad. Connect directly to ground plane and pins 3 and 64.                                                                                                                              |  |  |  |  |  |

Refer Figure 8 for single stage converter and Figure 9 for double stage converter key pin mapping.



Pin information



Figure 3 WLC1150 68-QFN pinout

infineon

**Electrical specifications** 

## 4 Electrical specifications

### 4.1 Absolute maximum ratings

Table 2 Absolute maximum ratings<sup>[3]</sup>

Exceeding maximum ratings may shorten the useful life of the device.

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

| Parameter       | Description                                                             | Min  | Тур | Max        | Unit | Description                                                        |  |                                                         |  |  |
|-----------------|-------------------------------------------------------------------------|------|-----|------------|------|--------------------------------------------------------------------|--|---------------------------------------------------------|--|--|
| VIN             | Maximum input supply voltage                                            |      |     | 40         |      |                                                                    |  |                                                         |  |  |
| VDDD, PVDD      | Maximum supply voltage relative to VSS                                  |      |     | 6          |      |                                                                    |  |                                                         |  |  |
| VBUS            | Max VBRG_DIS (P0/P1)<br>voltage relative to GND                         | _    |     | 24         |      | _                                                                  |  |                                                         |  |  |
| CC_0, ASK_SEL   | Max voltage on CC and ASK_SEL pins                                      |      |     | 24         | V    |                                                                    |  |                                                         |  |  |
| QCOMP1          | Max voltage on QCOMP1 pins                                              | -0.7 |     | 24         |      |                                                                    |  | Current limited to 1mA for -0.7V minimum specification. |  |  |
| QCOMP2          | Input to QCOMP2                                                         | -0.7 |     | VDDD + 0.5 |      | minimum specification.                                             |  |                                                         |  |  |
| GPIO            | Inputs to GPIO                                                          | -0.5 |     | VDDD + 0.5 |      |                                                                    |  |                                                         |  |  |
| IGPIO           | Maximum current per<br>GPIO                                             | -25  | _   | 25         |      | -                                                                  |  |                                                         |  |  |
| IGPIO_INJECTION | GPIO injection current,<br>Max for VIH > VDDD, and<br>Min for VIL < GND | -0.5 |     | 0.5        | mA   | Absolute max, current injected per pin                             |  |                                                         |  |  |
| ESD_HBM         | Electrostatic discharge<br>(ESD) human body model<br>(HBM)              | 2000 |     |            |      | Applicable for all pins except CC1_0, CC2_0, ASK_SEL, QCOMP1 pins. |  |                                                         |  |  |
| ESD_HBM_CC      | ESDHBM for CC1 and CC2 pins for both ports                              | 1100 |     | _          | V    | Only applicable to CC1_0, CC2_0, ASK_SEL, QCOMP1 pins              |  |                                                         |  |  |
| ESD_CDM         | ESD charged device model                                                | 500  |     |            |      | Charged device model ESD                                           |  |                                                         |  |  |
| LU              | Pin current for latch-up                                                | -100 |     | 100        | mA   |                                                                    |  |                                                         |  |  |
| TJ              | Junction temperature                                                    | -40  |     | 125        | °C   | ]-                                                                 |  |                                                         |  |  |

#### Note

<sup>3.</sup> Usage above the absolute maximum conditions listed in **Table 2** may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150°C in compliance with JEDEC Standard JESD22-A103, high temperature storage life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification.



**Electrical specifications** 

Table 3 Pin based absolute maximum ratings

| Pin#   | Pin name                   | Pin function for 50W application firmware | Absolute minimum (V) | Absolute maximum (V) |
|--------|----------------------------|-------------------------------------------|----------------------|----------------------|
| 1      | SW1_                       |                                           | -0.7                 | 35                   |
| 2      | LG1_(                      |                                           | -0.5                 | PVDD+0.5             |
| 3      | PGND                       |                                           |                      | 0.3                  |
| 4      | PVDD                       | _0                                        | -0.3                 | VDD                  |
| 5      | LG2_0                      | <sub>0</sub> [4]                          | -0.5                 | PVDD+0.5             |
| 6      | VBB_                       | _0                                        | 0.2                  | 24                   |
| 7      | SW2_                       | _0                                        | -0.3                 | 24                   |
| 8      | HG2_0 (w.r.t S             | SW2_0) <sup>[4, 5]</sup>                  | -0.5                 |                      |
| 9      | BST2_0 (w.r.t S            |                                           | 0                    | PVDD+0.5             |
| 10     | COMF                       | <b>[</b> 4]                               | -0.5                 |                      |
| 11     | CSP                        | 0                                         |                      |                      |
| 12     | CSN                        | 0                                         | 0.2                  |                      |
| 13     | VBR                        | G                                         | -0.3                 | 24                   |
| 14     | VBRG_                      | DIS                                       |                      | 24                   |
| 15     | CC1                        |                                           |                      |                      |
| 16     | CC2                        | 2                                         |                      |                      |
| 17     | NFET_C1                    |                                           |                      | 32                   |
| 18     | ASK_OU                     |                                           |                      |                      |
| 19     | ASK_DEN                    | 10D <sup>[4]</sup>                        | -0.5                 |                      |
| 20     | GD_OVR_HB_1 <sup>[4]</sup> | PWM_IN1                                   |                      |                      |
| 21     | GD_OVR_HB_2 <sup>[4]</sup> | PWM_IN2                                   |                      | PVDD+0.5             |
| 22     | PWM_O                      | $UT^{[4]}$                                |                      |                      |
| 23     | DP/GPIO1 <sup>[4]</sup>    | DP                                        |                      |                      |
| 24     | DM/GPIO2 <sup>[4]</sup>    | DM                                        |                      |                      |
| 25, 63 | VDD                        | D                                         | -0.3                 | 6                    |
| 26     | GPIO3 <sup>[4]</sup>       | LED1                                      |                      |                      |
| 27     | GPIO4 <sup>[4]</sup>       | LED2                                      |                      |                      |
| 28     | XRES                       | [4]                                       | -0.5                 |                      |
| 29     | GPIO5/SCB0 <sup>[4]</sup>  | SDA_SEC                                   | -0.5                 | PVDD+0.5             |
| 30     | GPIO6/SCB0 <sup>[4]</sup>  | SCL_SEC                                   |                      | 1 100 0.5            |
| 31     | GPIO7/SCB1 <sup>[4]</sup>  | UART/GPIO7                                |                      |                      |
| 32     | QCOMP2 <sup>[4, 7]</sup>   |                                           | -0.7                 |                      |
| 33     | GPIO8 <sup>[4]</sup>       | RES_SEC                                   | -0.5                 |                      |
| 34,64  | GNI                        | )                                         | -0.3                 | 0.3                  |
| 35     | NFET_C1                    | TRL_1                                     | -0.5                 | 32                   |
| 36     | ASK_S                      |                                           |                      | 24                   |
| 37     | QCOMF                      | P1 <sup>[7]</sup>                         | -0.7                 | 24                   |

#### **Notes**

- Maximum voltage cannot exceed 6 V.
   Maximum absolute voltage w.r.t GND must not exceed 40 V.
   Minimum absolute voltage w.r.t GND must not be lower than -0.3 V.
   Current limited to 1 mA for -0.7 V minimum specification only.



**Electrical specifications** 

Table 3 Pin based absolute maximum ratings (continued)

|      | I III bused absolute III           | Pin function for 50W       |                      |                      |  |
|------|------------------------------------|----------------------------|----------------------|----------------------|--|
| Pin# | Pin name                           | application firmware       | Absolute minimum (V) | Absolute maximum (V) |  |
| 38   | BB_I                               | N                          |                      |                      |  |
| 39   | VBUS_                              | _IN                        | -0.3                 | 24                   |  |
| 40   | ASK_                               | N                          | -0.3                 | 24                   |  |
| 41   | ASK_                               |                            |                      |                      |  |
| 42   | ASK_TS                             |                            | -0.5                 |                      |  |
| 43   | BST2_1 (w.r.t S                    |                            | 0                    | PVDD+0.5             |  |
| 44   | HG2_1 (w.r.t S                     | W2_1) <sup>[4, 5]</sup>    | -0.5                 |                      |  |
| 45   | SW2_                               | _1                         | -0.7                 | 24                   |  |
| 46   | VBB_                               |                            | -0.3                 | 24                   |  |
| 47   | LG2_1                              | [4]                        | -0.5                 | PVDD+0.5             |  |
| 48   | PVDD                               | _1                         | -0.3                 | VDDD                 |  |
| 49   | PGND                               |                            | -0.3                 | 0.3                  |  |
| 50   | LG1_1 <sup>[4]</sup>               |                            | -0.5                 | PVDD+0.5             |  |
| 51   | SW1_                               |                            | -0.7                 | 35                   |  |
| 52   | HG1_1 (w.r.t S                     | W1_1) <sup>[4, 5]</sup>    | -0.5                 | PVDD+0.5             |  |
| 53   | BST1_1 (w.r.t S                    | W1_1) <sup>[4, 5, 6]</sup> | 0                    | F V D D + 0.5        |  |
| 54   | CSNI_1                             | DNU1                       | -0.3                 | 40                   |  |
| 55   | CSPI_1                             | DNU2                       | -0.3                 | 40                   |  |
| 56   | GPIO9/SCB3/SWD_DAT <sup>[4]</sup>  | SWD_DAT/GPIO9              |                      |                      |  |
| 57   | GPIO10/SCB3/SWD_CLK <sup>[4]</sup> | SWD_CLK/GPIO10             |                      |                      |  |
| 58   | GPIO11/SCB3 <sup>[4]</sup>         | TEMP_FB                    | -0.5                 | PVDD+0.5             |  |
| 59   | GPIO12/SCB3 <sup>[4]</sup>         | GPIO12                     |                      |                      |  |
| 60   | GPIO13/CLK_IN <sup>[4]</sup>       | GPIO13/CLK_IN              |                      |                      |  |
| 61   | VIN                                |                            |                      | 40                   |  |
| 62   | VCCI                               | )                          | -0.3                 | 2                    |  |
| 65   | CSPI_0                             |                            | -0.3                 | 40                   |  |
| 66   | CSNI                               |                            |                      | 40                   |  |
| 67   | BST1_0 (w.r.t S                    |                            | 0                    | DVDD+0 E             |  |
| 68   | HG1_0 (w.r.t S                     | W1_0) <sup>[4, 5]</sup>    | -0.5                 | PVDD+0.5             |  |
|      | EPAI                               | )                          | -0.3                 | 0.3                  |  |

#### **Notes**

- 4. Maximum voltage cannot exceed 6 V.
- Maximum voltage cambit exceed 6 v.
   Maximum absolute voltage w.r.t GND must not exceed 40 V.
   Minimum absolute voltage w.r.t GND must not be lower than -0.3 V.
   Current limited to 1 mA for -0.7 V minimum specification only.



**Electrical specifications** 

## 4.2 Device-level specifications

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

## 4.3 DC specifications

### Table 4 DC specifications (Operating conditions)

| Spec ID    | Parameter  | Description                                                      | Min       | Тур | Max  | Unit | Details/conditions                                                                                                                                                                        |
|------------|------------|------------------------------------------------------------------|-----------|-----|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID.PWR#1  | VIN        | Input supply voltage                                             | 4.5       | 20  | 24   |      | With fixed PD supply                                                                                                                                                                      |
| SID.PWR#2  | VDDD       | VDDD output voltage range                                        | 4.6       | -   | 5.5  |      | 5.5 V < VINS < 24 V;<br>Max load = 150 mA                                                                                                                                                 |
| SID.PWR#3  | VDDD_MIN   | VDDD dropout voltage                                             | VIN - 0.2 | -   | -    | V    | 4.5 V < VIN < 5.5 V;<br>Max load = 20 mA                                                                                                                                                  |
| SID.PWR#20 | VBRG       | VBRG_0 output range                                              | 3.3       | 5   | 21.5 |      | VIN > VBRG                                                                                                                                                                                |
| SID.PWR#5  | VCCD       | VCCD output voltage                                              | -         | 1.8 | _    |      | -                                                                                                                                                                                         |
| SID.PWR#25 | IDD_ACT48M | Operating quiescent<br>current at 0.4 MHz<br>switching frequency | -         | 87  | -    | mA   | TA = 25°C, VIN = 12 V.<br>CC IO in Transmit or Receive,<br>no I/O sourcing current,<br>No VCONN load current,<br>CPU at 48 MHz,<br>buck and inverter ON,<br>3-nF gate driver capacitance. |

### 4.3.1 CPU

#### Table 5 CPU specifications

| Spec ID    | Parameter | Description                                                     | Min | Тур | Max | Unit | Details/conditions |
|------------|-----------|-----------------------------------------------------------------|-----|-----|-----|------|--------------------|
| SID.CLK#4  | FCPU      | CPU input frequency                                             | -   | 44  | 48  | MHz  |                    |
| SYS.XRES#5 | TxRES     | External reset pulse width                                      | 5   | -   | -   | μs   | _                  |
| SYS.FES#1  | T_PWR_RDY | Power-up to "Ready<br>to accept I <sup>2</sup> C/CC<br>command" | -   | 5   | 25  | ms   |                    |



**Electrical specifications** 

#### 4.3.2 **GPIO**

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

Table 6 GPIO specifications

| Spec ID                  | Parameter              | Description                                              | Min        | Тур | Max        | Unit | Details/<br>conditions                                                          |
|--------------------------|------------------------|----------------------------------------------------------|------------|-----|------------|------|---------------------------------------------------------------------------------|
| <b>GPIO DC specifica</b> | tions                  |                                                          | •          |     | •          |      |                                                                                 |
| SID.GIO#9                | V <sub>IH_CMOS</sub>   | Input voltage HIGH threshold                             | 0.7×VDDD   |     | _          |      | CMOS input                                                                      |
| SID.GIO#10               | V <sub>IL_CMOS</sub>   | Input voltage LOW threshold                              | _          |     | 0.3 × VDDD | V    | CMO3 IIIput                                                                     |
| SID.GIO#7                | V <sub>OH</sub>        | Output voltage HIGH level                                | VDDD - 0.6 | _   | _          |      | IOH = -4 mA                                                                     |
| SID.GIO#8                | V <sub>OL</sub>        | Output voltage LOW level                                 | _          |     | 0.6        |      | IOL = 10 mA                                                                     |
| SID.GIO#2                | Rpu                    | Pull-up resistor when enabled                            | 3.5        | 5.6 | 8.5        | kΩ   |                                                                                 |
| SID.GIO#3                | Rpd                    | Pull-down resistor when enabled                          | 3.5        | 5.6 | 8.5        | K12  |                                                                                 |
| SID.GIO#4                | I <sub>IL</sub>        | Input leakage current (absolute value)                   |            |     | 2          | nA   | TA = 25°C,<br>VDDD = 3 V                                                        |
| SID.GIO#5                | C <sub>PIN_A</sub>     | Max pin capacitance                                      | _          |     | 22         |      | Capacitance on DP, DM pins                                                      |
| SID.GIO#6                | C <sub>PIN</sub>       | Max pin capacitance                                      |            | 3   | 7          | pF   | -40°C < TA < +105°C,<br>All VDDD,<br>all other I/Os                             |
| SID.GIO#13               | V <sub>HYSTTL</sub>    | Input hysteresis,<br>LVTTL, VDDD > 2.7V                  | 100        |     | _          | mV   | VDDD > 2.7 V                                                                    |
| SID.GIO#14               | V <sub>HYSCMOS</sub>   | Input hysteresis CMOS                                    | 0.1×VDDD   | _   |            |      | -                                                                               |
| GPIO AC specifica        | tions                  |                                                          |            |     |            |      |                                                                                 |
| SID.GIO#16               | T <sub>RISEF</sub>     | Rise time in Fast<br>Strong mode                         | 2          |     | 12         |      |                                                                                 |
| SID.GIO#17               | T <sub>FALLF</sub>     | Fall time in Fast<br>Strong mode                         | 2          |     | 12         | ns   |                                                                                 |
| SID.GIO#18               | T <sub>RISES</sub>     | Rise time in Slow<br>Strong mode                         | 10         |     | 60         | 113  |                                                                                 |
| SID.GIO#19               | T <sub>FALLS</sub>     | Fall time in Slow<br>Strong mode                         | 10         | -   | 60         |      | Cload = 25 pF                                                                   |
| SID.GIO#20               | F <sub>GPIO_OUT1</sub> | GPIO FOUT;<br>3.0 V ≤ VDDD ≤ 5.5 V.<br>Fast Strong mode. |            |     | 16         |      |                                                                                 |
| SID.GIO#21               | F <sub>GPIO_OUT2</sub> | GPIO FOUT;<br>3.0 V ≤ VDDD ≤ 5.5 V.<br>Slow Strong mode. | _          | -   |            | MHz  |                                                                                 |
| SID.GIO#22               | F <sub>GPIO_IN</sub>   | GPIO input operating frequency; 3.0 V ≤ VDDD ≤ 5.5 V.    |            | 44  | 48         |      | -40°C ≤ TA ≤ +105°C                                                             |
| GPIO OVT DC spec         | ifications             |                                                          |            |     |            |      |                                                                                 |
| SID.GPIO_20VT_<br>GIO#4  | GPIO_20VT_I_LU         | GPIO_20VT latch up current limits                        | -140       | -   | 140        | mA   | Max / min current<br>in to any input or<br>output, pin-to-pin,<br>pin-to-supply |



**Electrical specifications** 

 Table 6
 GPIO specifications (continued)

| Spec ID                   | Parameter                | Description                                                         | Min        | Тур | Max | Unit | Details/<br>conditions           |    |                              |
|---------------------------|--------------------------|---------------------------------------------------------------------|------------|-----|-----|------|----------------------------------|----|------------------------------|
| SID.GPIO_20VT_<br>GIO#5   | GPIO_20VT_RPU            | GPIO_20VT pull-up resistor value                                    | 3.5        |     | 8.5 |      | -40°C ≤ TA ≤<br>+105°C, All VDDD |    |                              |
| SID.GPIO_20VT_<br>GIO#6   | GPIO_20VT_RPD            | GPIO_20VT<br>pull-down resistor<br>value                            | 3.5        |     | 8.5 | kΩ   | -40°C ≤ TA ≤<br>+105°C, All VDDD |    |                              |
| SID.GPIO_20VT<br>_GIO#16  | GPIO_20VT_IIL            | GPIO_20VT input<br>leakage current<br>(absolute value)              | _          |     | 2   | nA   | +25°C TA, 3 V VDDD               |    |                              |
| SID.GPIO_20VT<br>_GIO#17  | GPIO_20VT_CPIN           | GPIO_20VT pin capacitance                                           |            |     | 10  | pF   | -40°C ≤ TA ≤<br>+105°C, All VDDD |    |                              |
| SID.GPIO_20VT<br>_GIO#33  | GPIO_20VT_Voh            | GPIO_20VT output voltage high level                                 | VDDD - 0.6 | _   | _   |      | IOH = -4 mA                      |    |                              |
| SID.GPIO_20VT<br>_GIO#36  | GPIO_20VT_Vol            | GPIO_20VT output voltage low level                                  | -          |     | 0.6 | V    | IOL = 8 mA                       |    |                              |
| SID.GPIO_20VT<br>_GIO#41  | GPIO_20VT_Vih_<br>LV TTL | GPIO_20VT LVTTL input                                               | 2          |     | -   |      | -40°C ≤ TA ≤<br>+105°C, All VDDD |    |                              |
| SID.GPIO_20VT<br>_GIO#42  | GPIO_20VT_Vil_<br>LV TTL | GPIO_20VT LVTTL input                                               | -          |     | 0.8 |      | -40°C ≤ TA ≤<br>+105°C, All VDDD |    |                              |
| SID.GPIO_20VT<br>_GIO#43  | GPIO_20VT_<br>Vhysttl    | GPIO_20VT input<br>hysteresis LVTTL                                 | 100        |     | -   | mV   | -40°C ≤ TA ≤<br>+105°C, All VDDD |    |                              |
| SID.GPIO_20VT<br>_GIO#45  | GPIO_20VT_<br>ITOT_G PIO | GPIO_20VT<br>maximum total sink<br>pin current to ground            |            |     | -   |      | 95                               | mA | V (GPIO_20VT Pin)<br>> VDDDs |
| <b>GPIO OVT AC specif</b> | fications                |                                                                     |            |     |     |      |                                  |    |                              |
| SID.GPIO_20VT_70          | GPIO_20VT_TriseF         | GPIO_20VT Rise time in Fast Strong Mode                             | 1          |     | 15  |      |                                  |    |                              |
| SID.GPIO_20VT_71          | GPIO_20VT_TfallF         | GPIO_20VT Fall time in Fast Strong Mode                             | 1          |     | 15  | nc   |                                  |    |                              |
| SID.GPIO_20VT_<br>GIO#46  | GPIO_20VT_<br>TriseS     | GPIO_20VT Rise time in Slow Strong Mode                             | 10         |     | 70  | ns   |                                  |    |                              |
| SID.GPIO_20VT_<br>GIO#47  | GPIO_20VT_TfallS         | GPIO_20VT Fall time in Slow Strong Mode                             | 10         |     | 70  |      | All VDDD,<br>Cload = 25 pF       |    |                              |
| SID.GPIO_20VT_<br>GIO#48  | GPIO_20VT_FGPIO<br>_OUT1 | GPIO_20VT GPIO<br>Fout;<br>3 V ≤ VDDD ≤ 5.5 V.<br>Fast Strong mode. |            | -   | 33  |      | ·                                |    |                              |
| SID.GPIO_20VT_<br>GIO #50 | GPIO_20VT_FGPIO<br>_OUT3 | GPIO_20VT GPIO Fout;<br>3 V ≤ VDDD ≤ 5.5 V.<br>Slow Strong mode.    | _          |     | 7   | MHz  |                                  |    |                              |
| SID.GPIO_20VT_<br>GIO #52 | GPIO_20VT_FGPIO<br>_IN   | GPIO_20VT GPIO input<br>operating frequency;<br>3 V ≤ VDDD ≤ 5.5 V  |            |     | 8   |      | All VDDD                         |    |                              |



**Electrical specifications** 

#### 4.3.3 XRES and POR

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

#### Table 7 XRES specifications

| Spec ID      | Parameter              | Description                                                     | Min        | Тур       | Max      | Unit | Details/<br>conditions                  |
|--------------|------------------------|-----------------------------------------------------------------|------------|-----------|----------|------|-----------------------------------------|
| XRES DC spec | ifications             |                                                                 |            |           |          |      |                                         |
| SID.XRES#1   | V <sub>IH_XRES</sub>   | Input voltage HIGH threshold on XRES pin                        | 0.7 × VDDD |           | -        | V    | CMOS input                              |
| SID.XRES#2   | V <sub>IL_XRES</sub>   | Input voltage LOW threshold on XRES pin                         |            | -         | 0.3×VDDD | V    | Смозприс                                |
| SID.XRES#3   | C <sub>IN_XRES</sub>   | Input capacitance on XRES pin                                   | _          |           | 7        | pF   |                                         |
| SID.XRES#4   | V <sub>HYSXRES</sub>   | Input voltage<br>hysteresis on XRES pin                         |            | 0.05×VDDD | -        | mV   | ]-                                      |
| Imprecise PO | R (IPOR) spec          | ifications                                                      |            |           |          |      |                                         |
| SID185       | V <sub>RISEIPOR</sub>  | POR rising trip voltage                                         | 0.80       |           | 1.50     | V    | -40°C <ta<+105°c,< td=""></ta<+105°c,<> |
| SID186       | V <sub>FALLIPOR</sub>  | POR falling trip voltage                                        | 0.70       |           | 1.4      | V    | all VDDD                                |
| Precise POR  | (POR) specific         | ations                                                          |            |           |          |      |                                         |
| SID190       | V <sub>FALLPPOR</sub>  | Brown-out detect<br>(BOD) trip voltage in<br>active/sleep modes | 1.48       | _         | 1.62     | V    | -40°C <ta<+105°c,< td=""></ta<+105°c,<> |
| SID192       | V <sub>FALLDPSLP</sub> | BOD trip voltage in<br>Deep Sleep mode                          | 1.1        |           | 1.5      |      | all VDDD                                |



**Electrical specifications** 

## 4.4 Digital peripherals

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

The following specifications apply to the Timer/counter/PWM peripherals in the Timer mode.

### 4.4.1 Inverter pulse-width modulation (PWM) for GPIO pins

#### Table 8 PWM AC specifications

| Spec ID     | Parameter           | Description                | Min  | Тур | Max | Unit | Details/conditions                                                                                               |
|-------------|---------------------|----------------------------|------|-----|-----|------|------------------------------------------------------------------------------------------------------------------|
| SID.TCPWM.1 | PWM_OUT             | Operating frequency        | 170  |     | 300 | kHz  | PWM_OUT pin <sup>[8]</sup>                                                                                       |
| SID.TCPWM.3 | T <sub>PWMEXT</sub> | Output trigger pulse width | 2/Fc | -   | -   | ns   | Minimum possible width of overflow, underflow, and CC (counter equals compare value) outputs. Fc = System clock. |

#### Note

## 4.4.2 I<sup>2</sup>C, UART, SWD interface

#### Table 9 Communication interface specifications

| Spec ID                     | Parameter         | Description           | Min      | Тур | Max      | Unit | Details/conditions |
|-----------------------------|-------------------|-----------------------|----------|-----|----------|------|--------------------|
| Fixed I <sup>2</sup> C AC s | specifications    |                       | 1        |     | •        |      |                    |
| SID153                      | F <sub>I2C1</sub> | Bit rate              | _        | -   | 1        | Mbps | _                  |
| Fixed UART A                | C specifications  |                       |          |     |          |      |                    |
| SID16                       | F <sub>UART</sub> | Bit rate              | -        | -   | 1        | Mbps | _                  |
| SWD interfac                | e specifications  |                       |          |     |          |      |                    |
| SID.SWD#1                   | F_SWDCLK1         | 3.0 V ≤ VDDIO ≤ 5.5 V | -        |     | 14       | MHz  | -                  |
| SID.SWD#2                   | T_SWDI_SETUP      |                       | 0.25 × T |     | _        |      |                    |
| SID.SWD#3                   | T_SWDI_HOLD       | T = 1/f SWDCLK        | 0.25 × T | _   | _        | nc   |                    |
| SID.SWD#4                   | T_SWDO_VALID      | 1 - 1/1 2WDCLK        | -        |     | 0.50 × T | ns   | _                  |
| SID.SWD#5                   | T_SWDO_HOLD       |                       | 1        |     | _        |      |                    |

#### 4.4.3 Memory

#### Table 10 Flash AC specifications

| Spec ID   | Parameter              | Description                                                | Min  | Тур | Max  | Unit   | Details/conditions           |
|-----------|------------------------|------------------------------------------------------------|------|-----|------|--------|------------------------------|
| SID.MEM#2 | FLASH_WRITE            | Row (block) write time (erase and program)                 |      |     | 20   |        |                              |
| SID.MEM#1 | FLASH_ERASE            | Row erase time                                             |      |     | 15.5 | me     |                              |
| SID.MEM#5 | FLASH_ROW_<br>PGM      | Row program time after erase                               | -    |     | 7    | ms     | -                            |
| SID178    | T <sub>BULKERASE</sub> | Bulk erase time (32 KB)                                    |      |     | 35   |        |                              |
| SID180    | T <sub>DEVPROG</sub>   | Total device program time                                  |      | -   | 7.5  | S      |                              |
| SID.MEM#6 | FLASH <sub>ENPB</sub>  | Flash write endurance                                      | 100k |     |      | cycles | 25°C < T <sub>A</sub> < 55°C |
| SID182    | F <sub>RET1</sub>      | Flash retention,<br>T <sub>A</sub> < 55°C, 100K P/E cycles | 20   |     | _    | Voarc  |                              |
| SID182A   | F <sub>RET2</sub>      | Flash retention,<br>T <sub>A</sub> < 85°C, 10K P/E cycles  | 10   |     |      | years  |                              |

<sup>8.</sup> PWM\_OUT signal is of double the inverter switching frequency. Refer "Inverter and duty cycle control" on page 32.



**Electrical specifications** 

### 4.5 System resources

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

#### 4.5.1 Internal main oscillator clock

#### Table 11 IMO AC, clock specifications

| Spec ID           | Parameter             | Description                             | Min | Тур | Max | Unit | Details/<br>conditions |
|-------------------|-----------------------|-----------------------------------------|-----|-----|-----|------|------------------------|
| IMO AC specificat | ions                  |                                         |     |     |     |      | -                      |
| SID.CLK#13        | F <sub>IMOTOL</sub>   | Frequency variation at 44 MHz (trimmed) | -2  | _   | +2  | %    | 3.0 V < VDDD < 5.5 V   |
| SID226            | T <sub>STARTIMO</sub> | IMO start-up time                       |     |     | 7   | μs   |                        |
| SID.CLK#1         | F <sub>IMO</sub>      | IMO frequency                           |     | 44  | -   | MHz  | ]_                     |

#### 4.5.2 USB PD

#### Table 12 USB PD DC specifications

| Spec ID           | Parameter         | Description                                         | Min  | Тур | Мах   | Unit | Details/<br>conditions |
|-------------------|-------------------|-----------------------------------------------------|------|-----|-------|------|------------------------|
| SID.DC.cc_shvt.1  | vSwing            | Transmitter output high voltage                     | 1.05 |     | 1.2   | V    |                        |
| SID.DC.cc_shvt.2  | vSwing_low        | Transmitter output low voltage                      | -    |     | 0.075 | V    |                        |
| SID.DC.cc_shvt.3  | zDriver           | Transmitter output impedance                        | 33   |     | 75    | Ω    |                        |
| SID.DC.cc_shvt.4  | zBmcRx            | Receiver input impedance                            | 10   |     | _     | МΩ   |                        |
| SID.DC.cc_shvt.8  | Rd                | Pull down termination resistance when acting as UFP | 4.59 |     | 5.61  | kΩ   |                        |
| SID.DC.cc_shvt.10 | zOPEN             | CC impedance to ground when disabled                | 108  | _   | -     |      | -                      |
| SID.DC.cc_shvt.15 | UFP_default_0 p66 | CC voltages on UFP side-standard USB                | 0.61 |     | 0.7   | V    |                        |
| SID.DC.cc_shvt.16 | UFP_1.5A_1p23     | CC voltages on UFP side-1.5A                        | 1.16 |     | 1.31  | V    |                        |
| SID.DC.cc_shvt.17 | Vattach_ds        | Deep Sleep attach<br>threshold                      | 0.3  |     | 0.6   | %    |                        |
| SID.DC.cc_shvt.18 | Rattach_ds        | Deep Sleep pull-up resistor                         | 10   |     | 50    | kΩ   |                        |
| SID.DC.cc_shvt.19 | VTX_step          | TX drive voltage step size                          | 80   |     | 120   | mV   |                        |



**Electrical specifications** 

#### 4.5.3 ADC

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

#### Table 13 ADC DC specifications

| Spec ID   | Parameter  | Description                   | Min     | Тур | Max     | Unit | Details/<br>conditions                                         |
|-----------|------------|-------------------------------|---------|-----|---------|------|----------------------------------------------------------------|
| SID.ADC.1 | Resolution | ADC resolution                | -       | 8   | _       | Bits | -                                                              |
| SID.ADC.2 | INL        | Integral non-linearity        | -1.5    |     | 1.5     |      | Reference voltage<br>generated from<br>bandgap                 |
| SID.ADC.3 | DNL        | Differential<br>non-linearity | -2.5    |     | 2.5     | LSB  | Reference voltage<br>generated from<br>VDDD                    |
| SID.ADC.4 | Gain Error | Gain error                    | -1.5    | _   | 1.5     |      | Reference voltage<br>generated from<br>bandgap                 |
| SID.ADC.5 | VREF_ADC1  | Reference voltage of ADC      | VDDDmin |     | VDDDmax |      | Reference voltage<br>generated from<br>VDDD                    |
| SID.ADC.6 | VREF_ADC2  | Reference voltage of ADC      | 1.96    | 2.0 | 2.04    | V    | Reference voltage<br>generated from<br>deep sleep<br>reference |

## 4.5.4 Current sense amplifier (CSA) / ASK amplifier (ASK\_P and ASK\_N)

Table 14 CSA/ASK amplifier specifications

| Spec ID          | Parameter               | Description                                                                | Min | Тур  | Max | Unit | Details/conditions                                                                     |
|------------------|-------------------------|----------------------------------------------------------------------------|-----|------|-----|------|----------------------------------------------------------------------------------------|
| HS CSA DC speci  | fications               |                                                                            |     |      |     |      |                                                                                        |
| SID.HSCSA.7      | Csa_SCP_Acc1            | CSA short circuit protection (SCP) at 6A with $5/10m\Omega$ sense resistor | -10 | _    | 10  |      |                                                                                        |
| SID.HSCSA.8      | Csa_SCP_Acc2            | CSA SCP at 10A with $5/10m\Omega$ sense resistor                           | -10 |      | 10  |      | Active mode                                                                            |
| SID.HSCSA.9      | Csa_OCP_1A              | CSA OCP at 1A with 5/10mΩ sense resistor                                   | 104 | 130  | 156 | %    |                                                                                        |
| SID.HSCSA.10     | Csa_OCP_5A              | CSA OCP for 5A with $5/10m\Omega$ sense resistor                           | 117 | 130  | 143 | -    |                                                                                        |
| SID.HSCSA.13     | Csa_CBL_MON_Acc2        | Vsense > 10mV                                                              | -   | ±3.5 | -   |      | CSA sense accuracy.<br>Active mode.<br>3.0 V < VDDD < 5.5 V.<br>T <sub>A</sub> = 25°C. |
| CSA AC specifica | tions                   |                                                                            |     |      |     |      |                                                                                        |
| SID.HSCSA.AC.1   | T <sub>SCP_GATE</sub>   | Delay from SCP threshold<br>trip to external NFET<br>power gate turn off   |     | 3.5  |     | 116  | 1 nF NFET gate                                                                         |
| SID.HSCSA.AC.2   | T <sub>SCP_GATE_1</sub> | Delay from SCP threshold<br>trip to external NFET<br>power gate turn off   | _   | 8    | _   | μs   | 3 nF NFET gate                                                                         |



**Electrical specifications** 

## 4.5.5 VIN UV/OV

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

Table 15 VIN UV/OV specifications

| Spec ID    | Parameter | Description                                     | Min  | Тур | Max | Unit | Details/conditions |
|------------|-----------|-------------------------------------------------|------|-----|-----|------|--------------------|
| SID.UVOV.1 | VTHOV1    | Overvoltage threshold accuracy, 4 V - 11 V      | -3   |     | 3   |      |                    |
| SID.UVOV.2 | VTHOV2    | Overvoltage threshold accuracy, 11 V - 21.5 V   | -3.2 |     | 3.2 |      |                    |
| SID.UVOV.3 | VTHUV1    | Undervoltage threshold accuracy, 3 V - 3.3 V    | -4   | _   | 4   | %    | Active mode        |
| SID.UVOV.4 | VTHUV2    | Undervoltage threshold accuracy, 3.3 V - 4.0 V  | -3.5 |     | 3.5 |      |                    |
| SID.UVOV.5 | VTHUV3    | Undervoltage threshold accuracy, 4.0 V - 21.5 V | -3   |     | 3   |      |                    |

## 4.5.6 Voltage regulation - VBRG

Table 16 VBRG specifications

| Spec ID            | Parameter           | Description                                         | Min   | Тур | Max  | Unit | Details/conditions            |
|--------------------|---------------------|-----------------------------------------------------|-------|-----|------|------|-------------------------------|
| VBRG discharge     | specifications      |                                                     |       |     |      |      |                               |
| SID.VBUS.DISC.1    | R_DIS1              | 20V NMOS ON resistance for DS = 1                   | 500   |     | 2000 |      |                               |
| SID. VBUS.DISC.2   | R_DIS 2             | 20V NMOS ON resistance for DS = 2                   | 250   |     | 1000 |      |                               |
| SID. VBUS.DISC.3   | R_DIS 4             | 20V NMOS ON resistance for DS = 4                   | 125   | _   | 500  | Ω    | Measured at 0.5V              |
| SID. VBUS.DISC.4   | R_DIS 8             | 20V NMOS ON resistance for DS = 8                   | 62.5  |     | 250  |      |                               |
| SID. VBUS DISC.5   | R_DIS 16            | 20V NMOS ON resistance for DS = 16                  | 31.25 |     | 125  |      |                               |
| SID. VBUS.DISC.6   | VBRG_stop_error     | Error percentage of final VBRG value from setting   | -     |     | 10   | %    | When VBRG is discharged to 5V |
| Voltage regulation | on DC specification | s                                                   |       |     |      |      |                               |
| SID.DC.VR.1        | VBB                 | VBB output voltage range                            | 3.3   | -   | 21.5 |      |                               |
| SID.DC.VR.3        | VIN_UVLO            | VIN supply below which chip will get reset          | 1.7   |     | 3.0  | V    | _                             |
| SID.VREG.1         | TSTART              | Total startup time for the regulator supply outputs | _     | _   | 200  | μs   | Specification for VDDD LDO    |
|                    |                     | regulator supply outputs                            |       |     |      | p.co | VDDD LDO                      |



**Electrical specifications** 

## 4.5.7 NFET gate driver specifications

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

Table 17 NFET gate driver specifications

|                  | J                                  | •                                                                               |     |     |     |      |                                                    |  |  |  |
|------------------|------------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------|----------------------------------------------------|--|--|--|
| Spec ID          | Parameter                          | Description                                                                     | Min | Тур | Max | Unit | Details/conditions                                 |  |  |  |
| NFET gate driver | NFET gate driver DC specifications |                                                                                 |     |     |     |      |                                                    |  |  |  |
| SID.GD.1         | GD_VGS                             | Gate to source overdrive during ON condition                                    | 4.5 | 5   | 10  | V    | NFET driver is ON                                  |  |  |  |
| SID.GD.2         | GD_RPD                             | Resistance when pull-down enabled                                               | _   | _   | 2   | kΩ   | Applicable on NFET_CTRL to turn off external NFET. |  |  |  |
| NFET gate driver | AC specifications                  |                                                                                 |     |     |     |      |                                                    |  |  |  |
| SID.GD.3         | T <sub>ON</sub>                    | NFET_CTRL Low to High<br>(1 V to VBUS + 1 V) with 3 nF<br>external capacitance. | 2   | 5   | 10  | ms   | VBUS = 5V                                          |  |  |  |
| SID.GD.4         | T <sub>OFF</sub>                   | NFET_CTRL High to Low (90% to 10%) with 3 nF external capacitance.              | -   | 7   | -   | μs   | VBUS = 21.5V                                       |  |  |  |

#### 4.5.8 PWM controller

Table 18 PWM controller specifications

| Spec ID      | Parameter            | Description                                              | Min | Тур | Мах | Unit | Details/conditions                                     |
|--------------|----------------------|----------------------------------------------------------|-----|-----|-----|------|--------------------------------------------------------|
| PWM control  | ller specifications  |                                                          |     |     |     | I    | 1                                                      |
| PWM.1        | FSW                  | Buck/buck-boost switching frequency                      | 150 | _   | 600 |      | -                                                      |
| GD1          | Fsw Gd Ovr           | Inverter switching frequency                             | 85  | -   | 150 | kHz  | Pins PWM_IN1 and PWM_IN2 are connected to pin PWM_OUT. |
| PWM.2        | FSS                  | Spread spectrum frequency dithering span-buck/buck-boost | _   | 10  | -   | %    | -                                                      |
| Buck gate dr | iver specifications  |                                                          |     |     |     | •    |                                                        |
| DR.1         | R_HS_PU              | Top-side gate driver on-resistance - gate pull-up        |     | 2   |     |      |                                                        |
| DR.2         | R_HS_PD              | Top-side gate driver on-resistance - gate pull-down      |     | 1.5 |     |      | _                                                      |
| DR.3         | R_LS_PU              | Bottom-side gate driver on-resistance - gate pull-up     |     | 2   |     | Ω    |                                                        |
| DR.4         | R_LS_PD              | Bottom-side gate driver on-resistance - gate pull-down   | _   | 1.5 | _   |      |                                                        |
| DR.5         | Dead_HS              | Dead time before high-side rising edge                   |     | 30  |     |      |                                                        |
| DR.6         | Dead_LS              | Dead time before low-side rising edge                    |     | 30  |     | ns   |                                                        |
| DR.7         | Tr_HS                | Top-side gate driver rise time                           |     | 25  |     |      |                                                        |
| DR.8         | Tf_HS                | Top-side gate driver fall time                           |     | 20  |     |      |                                                        |
| NFET gate dr | river specifications |                                                          |     |     |     |      |                                                        |
| DR.9         | Tr_LS                | Bottom-side gate driver rise time                        |     | 25  |     | ns   |                                                        |
| DR.10        | Tf_LS                | Bottom-side gate driver fall time                        | _   | 20  | _   | 113  |                                                        |



**Electrical specifications** 

#### 4.5.9 Thermal

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

#### Table 19 Thermal specifications

| Spec ID   | Parameter | Description      | Min | Тур | Max | Unit | Details/conditions |
|-----------|-----------|------------------|-----|-----|-----|------|--------------------|
| SID.OTP.1 | OTP       | Thermal shutdown | 120 | 125 | 130 | °C   | -                  |

infineon

**Functional overview** 

#### 5 Functional overview

#### 5.1 Wireless power transmitter

WLC1150 supports wireless power transfer between power transmitter (TX) and power receiver (RX), based on inductive power transfer technology (IPT). The Tx runs an alternating electrical current through the Tx coil(s) to generate an alternating magnetic field in accordance with Faraday's law. This magnetic field is mutually coupled to the Rx coil inside the power receiver and is transformed back into an alternating electrical current that is rectified and stored on a Vrect capacitor bank to power the Rx load.

Before the power transfer begins, the Rx and Tx communicate with each other to establish that a valid Rx device has been placed and they negotiate the level of power to be transferred during the charging cycle. The digital communication used by Tx and Rx is in-band communication. The communication from Tx to Rx is frequency shift key (FSK) modulation and from Rx to Tx is amplitude shift key (ASK) modulation. The WLC1150 solution is for 50W charging application and compatible with Qi v1.3.x standard up to 15W. The WLC1150 operates with the Infineon high power proprietary protocol for wireless power transfer of more than 15W and up to 50W. This includes ready to use firmware stack with a robust demodulation scheme for continuous power transfer and reliable FOD to ensure safety. WLC1150 firmware stack comes with a high level of configurable options to enable IC configuration based on application using the configuration utility tool.

#### 5.2 Infine on high power proprietary protocol operation and protocol

The WLC1150 supports up to 50W power levels using the Infineon high power proprietary protocol enabled Rx and 15W and 5W with Qi EPP and BPP enabled Rx respectively. When using the Infineon high power proprietary protocol, the USB PD adapter needs to have sufficient power delivery capabilities to overcome any system losses caused by operation or misalignment and the Rx power requirements. To enable 50W power transfer, both Tx and Rx must support the Infineon high power proprietary protocol.

The Tx will connect to the Rx (BPP or EPP) in the identical method prescribed by the WPC specification. The Infineon high power proprietary protocol is Infineon's proprietary extension of WPC Qi protocol. In the configuration of WPC operation, Tx detects the Infineon high power proprietary protocol enabled Rx continues with negotiation phase, where Tx and Rx enters in high power contract and delivers up to 50W. If Tx does not detect the Infineon high power proprietary protocol enabled Rx in configuration phase, Tx enters into Qi defined mode and limits the power accordingly.

infineon

**Functional overview** 

### 5.3 Wireless charging system control

WLC1150 supports up to 50W power levels using the Infineon high power proprietary protocol and 15W power as per Qi v1.3.x. The section describes the Qi 1.3.x system operation.



Figure 4 Tx system control flow chart with Qi and the Infineon high power proprietary protocol Rx<sup>[9]</sup>

#### **5.3.1** Selection phase

The Tx monitors the interface surface using low energy signals (analog ping or Q-factor) to detect objects' placement and removal. The Analog Ping energy is limited such that impedance changes above the Tx coil may be detected without powering or waking up the receiver. The WLC1150 contract PD with 5 V and powering the inverter as half-bridge to generate sufficient energy to measure for any interface impedance changes without transferring any power during the selection phase.

## 5.3.2 Digital ping phase

In this phase, the Tx sends a power signal that is sufficient to power the receiver and prompt a response. This signal is called Digital Ping and the magnitude and length of time are predefined by the WPC Tx specifications. The Digital Ping phase ends when no response is detected or the Rx responds with a signal strength packet (SSP). When the Tx receives a valid SSP, the Digital Ping is extended and the system proceeds to the Identification and Configuration phase.

#### Note

The Functional overview section only describes the Qi specification. However, IC can support wireless charging proprietary power delivery extensions (PPDE)/Samsung FC.

infineon

**Functional overview** 

### 5.3.3 Identification and configuration phase

In this phase, the Tx identifies whether the Rx belongs to BPP, EPP, or the Infineon high power proprietary protocol profile. Additionally, in this phase, the Tx obtains configuration information such as the maximum amount of power that the Rx may require at its output. The power transmitter uses this information to create a Power Transfer Contract.

If the receiver is a BPP type then the power transmitter enters into the power transfer phase at the completion of the identification and configuration phase as shown in **Figure 4**, or with EPP/Infineon high power proprietary protocol receivers it proceeds to the negotiation phase if requested by the Rx.

#### 5.3.4 Negotiation

In this phase, the EPP and the Infineon high power proprietary protocol power receiver negotiates with the power transmitter to fine-tune the power transfer contract. For this purpose, the power receiver sends negotiation requests to the power transmitter, which the power transmitter can grant or deny.

In compliance with Q-factor FOD, the Tx will compare the Q-factor and resonance frequency reported by the Rx with its own measurement to determine if the Q-factor and resonance frequency of the coil is appropriate for the Rx that has been placed (EPP/Infineon high power proprietary protocol only). If the Tx Q-factor reading is too low it will flag a QFOD alarm and return to the selection phase.

#### 5.3.5 Calibration

When this phase is requested, the Tx will ACK the request and commence with the EPP/Infineon high power proprietary protocol Rx to enable and enter the calibration phase to calibrate for transmitter power losses at two fixed receiver loads i.e., light load and connected load. This system's power loss information will be used by the Tx to detect the presence of foreign objects on the interface surface during the power delivery phase. In Infineon high power prosperity protocol, the calibration might be skipped if the light and connected are of similar values.

#### 5.3.6 Authentication

Post successful calibration, Tx enters into power transfer mode limited to 5W. In this mode, Rx can request and challenge Tx for authentication. In case of successful authentication, Tx proceeds with negotiated power delivery. If authentication challenge is not successful then Tx continues to be in power transfer mode, limited to 5W. WLC1150 provides an I<sup>2</sup>C port for interfacing with OPTGA™ Trust Charge IC to enable authentication.

### 5.3.7 Renegotiation phase

In this phase, the EPP/Infineon high power proprietary protocol Rx can request to adjust the power transfer contract. This phase may be aborted prematurely without changing the power transfer contract.

#### 5.3.8 Power transfer phase

In this phase, the Tx transfers power to the Rx and the power level is determined by the control error packets (CEP) and limited by the guaranteed power contract. Power loss FOD is also enabled and utilized to prevent excessive power loss which could result in FO heating.

- 1. CEP: These packets are used by the Tx to adjust the amount of power being sent. The CEP may be positive, negative, or 0. The Tx adjusts its operating point based on the value of the CEP. The CEP packet must be received every 1.8s (configurable) or power will be withdrawn along with other constraints that specify when a CEP may be sent by the Rx as defined in the WPC specifications.
- 2. Received power packet (RPP): The packet (8 bits for BPP and 24 bits for EPP and the Infineon high power proprietary protocol) contains power received by receiver. The RPP is used by the Tx to determine if the power loss is safe or excessive based on the FOD thresholds contained in the FW.
- 3. End power transmit (EPT): The Rx may send an EPT packet anytime to inform Tx to withdraw/terminate the power delivery. The Tx will end the power transfer immediately if an EPT packet is received.

The Rx and Tx communicate with each other by modulating the carrier wave used to transfer power. The following sections describe the communication layer used and defined by the WPC.

infineon

**Functional overview** 

#### 5.3.9 Bidirectional in-band communication interface

The Qi standard requires bi-directional in-band communication between Tx and Rx. The communication from Tx to Rx is FSK and is implemented by the Tx alternating the carrier wave frequency. The communication from Rx to Tx is ASK and is created by modulating the load on the Rx side causing a reflection to appear on the Tx which is filtered and decoded.

#### 5.4 Communication from Tx to Rx - FSK

The power transmitter communicates to the power receiver using frequency shift keying, in which the power transmitter modulates the operating frequency of the power signal.

In FSK, the Tx changes its operating frequency between the current operating frequency ( $f_{OP}$ ) to an alternate frequency ( $f_{MOD}$ ) in the modulated state. The difference between these two frequencies is characterized by two parameters that are determined during the initial ID and config stage of the wireless power connection:

- Polarity: This parameter determines whether the difference between  $f_{MOD}$  and  $f_{OP}$  is positive or negative.
- Depth: This parameter determines the magnitude of the difference between  $f_{OP}$  and  $f_{MOD}$  in Hertz (Hz). The Tx uses a differential bi-phase encoding scheme to modulate data bits to the carrier wave. For this purpose, the Tx aligns each data bit to segments of 512 cycles of the carrier wave frequency.



Figure 5 Example of differential bi-phase encoding - FSK

#### 5.5 Communication from Rx to Tx - ASK

In the ASK communication scheme, the Rx modulates the amount of power that it draws from the Tx power signal. The Tx detects this through as a modulation of the Tx current and/or voltage and uses a demodulation scheme to convert the modulated signal into a binary signal.

The Rx shall use a differential bi-phase encoding scheme to modulate data bits onto the power signal. For this purpose, the power receiver shall align each data bit to a full period  $t_{CLK}$  of an internal clock signal, such that the start of a data bit coincides with the rising edge of the clock signal. This internal clock (INTCLK) signal shall have a frequency fCLK = 2 kHz  $\pm$ 4%. tCLK is time period of the INTCLK clock.



Figure 6 Example of differential bi-phase encoding - ASK

When the Tx receives a modulated signal from the Rx the information is decoded and the Tx will react to the packet according to the type and the WPC specification.

infineon

**Functional overview** 

#### 5.6 Demodulation

The WLC1150 ASK demodulating and decoding scheme works by detecting voltage and current variations in the Tx coil caused by the Rx modulation signal. The voltage path for ASK uses an external band pass filter to filter the demod signal out of the carrier wave. The current sense uses the bridge current sense resistor and an integrated differential amplifier to sense the ASK variations. Both ASK sensing paths can be multiplexed to the external Opamp filter and comparator to improve communication in low signal-to-noise environments or conditions.

**Figure 7** shows the demodulation path used for current and voltage sensing of the modulation signal for packet decoding.



Figure 7 WLC1150 voltage and current demodulation path for ASK

#### 5.7 Input power

The WLC1150 supports three different types of input power. **Table 20** suggests a typical solution configuration which can be used with each input power type.

Table 20 Input power type vs solution configuration

| Input power type          | Typical configuration |
|---------------------------|-----------------------|
| Type-C USB PD             | Single stage solution |
| DC input voltage 20 V     | Single stage solution |
| Variable DC input voltage | Double stage solution |

The WLC1150 works with Type-C USB PD and DC 20V input without requiring a front-end converter, i.e system input power, providing power to inverter. Since, this configuration eliminates front end converter, this configuration offers higher efficiency and lower BOM count. The power train diagram below shows these to configuration. **Figure 8** describes the system diagram for PD and 20 V input.

For application, with variable DC input voltage, requires a front-end converter to regulate the VBRG voltage of the system. The WLC1150 offers integrated buck-boost controller and gate driver to enable the front converter as buck-boost converter which can work with input voltage from 5 V to 20 V. The buck-boost converter is followed by inverter, powering the wireless transmitter coil. **Figure 9** describes the system diagram for DC input voltage.

infineon

**Functional overview** 



Figure 8 WLC1150 system diagram for PD and 20 V input (single stage solution)



Figure 9 WLC1150 system diagram for DC input voltage (dual stage solution)

infineon

**Functional overview** 

### 5.8 Inverter and duty cycle control

The WLC1150 contract with PD as  $5\,V/9\,V/15\,V/20\,V$  depending on receiver type (BPP, EPP, or the Infineon high power proprietary protocol) to power the full-bridge inverter that powers the Tx resonance tank to deliver power to the Rx. The integrated gate drivers of the WLC1150 are designed to control a full bridge or half-bridge inverter depending on the WPC specification type and operating scenario.

The inverter typically operates at switching frequencies between 110 to 148 kHz. During the power transfer phase, the inverter responds to Rx CEP packets by adjusting the operating frequency or duty cycle.

The WLC1150 requires an external logic circuit to enable duty cycle control. The PMW\_OUT pin of the IC is input signal to the logic circuit. The logic circuit detects the edge (rising and falling edge) of PWM\_OUT signal to derive the PWM signals, PWM\_IN1 and PWM\_IN2, which is input to the WLC1150. These signal are used by IC for generating the gate signals LG1\_1, HG1\_1, LG2\_1, HG2\_1 for full bridge inverter and LG1\_1 and HG1\_1 for half bridge inverter.

The duty cycle of PWM\_OUT governs the phase difference ( $\theta$ ) between HG1\_1 and HG2\_1 and thus governs the duty cycle for the full bridge inverter control.

The logic circuit requires additional input to enable duty cycle control for the half bridge inverter i.e HB\_EN. This signal is active HIGH and enable LG1\_1 and HG1\_1 as gate driver for half bridge inverter. The duty cycle of PWM\_OUT governs the duty cycle of the inverter. The output of logic circuit PMW\_IN1 follows the PWM\_OUT. The WLC1150 uses PWM\_IN1 for generating LG1\_1 and HG1\_1 gate driver signals for half bridge inverter.

The input and output waveforms for logic circuit along with high side gate driver signals (HG1\_1 and H2\_1) are described in **Figure 10**. The low side gate driver signals (LG1\_1 and LG2\_1) will be complementary of corresponding leg high side gate driver signals.



Figure 10 Duty cycle control for inverter

infineon

**Functional overview** 

#### 5.9 Rx detection

During the selection phase, the Tx will periodically poll the interface to detect impedance changes in order to quickly send a Digital Ping within 0.5s of a user placing an Rx. During this phase, the WLC1150 is able to distinguish between large ferrous objects (such as keys or coins) and regular Rx devices using Q factor or shifts in resonance frequency to attempt FOD before power transfer. In case of marginally change in Q factor, the Tx will commence to Digital Ping in order to guarantee a connection with a valid Rx is made in a timely manner.

Figure 11 describes the process used during the selection phase for quick Rx detection and connection.



Figure 11 Typical selection phase flow chart for Rx detection and connection

The Rx detection in **Figure 11** also covers foreign object detection. The foreign object is identified by using Q factor. In case of foreign object detection, the process flow proceeds to analog ping (APNG). Further details about foreign object detection is covered in "**Foreign object detection** (**FOD**)" on page 33.

## 5.9.1 Foreign object detection (FOD)

WLC1150 supports enhanced FOD as per Qi v1.3.x standard. This includes FOD based on Q factor, resonance frequency, power loss, and over temperature (if a thermistor is used).

## 5.9.2 Q factor FOD and resonance frequency FOD

WLC1150 offers integrated Q factor and resonance frequency measurements for QFOD pre-power delivery. The measurements are made using the internal comparators QCOMP1 and QCOMP2 and the simple external components to charge the resonance capacitor and then discharge by shorting the LC tank and observing the resulting oscillation and voltage decay. The measurement of the Q factor is performed directly before every digital ping. Alternatively, to save quiescent system power, digital ping can be performed only when objected by Q factor measurement. The number of cycle count 'N' between two coil voltages V1 and V2 and period between corresponding rising edge pulses are used for Q factor and resonance frequency measurement as shown in Figure 12.

infineon

**Functional overview** 



Figure 12 WLC1150 Q factor measurement schematic and signal

#### 5.9.3 Power loss FOD

WLC1150 supports power loss FOD during power transfer. The power loss FOD uses the Tx power measured at the input and is the product of the inverter input voltage and the inverter current (current is sensed at inputs CSPO\_0 and CSNO\_0). This result for Tx power is further adjusted by tuning FOD coefficients to account for inverter losses and friendly metal losses. After computing the calibrated Tx power the result is compared against the latest RPP value sent by the Rx. If the difference between Tx\_Power\_Calibrated and RPP exceeds the Ploss threshold then an FOD event is logged. To prevent erroneous disconnects and improve user experience the WLC1150 will only disconnect the power for Ploss FOD in the event that three consecutive Ploss threshold breaches occur. The FOD coefficients and the Ploss thresholds are configurable to adapt to the system design. The calibration feature when utilized with two-point loading of the Rx will be used to further enhance and improve the accuracy of FO detection.

#### 5.9.4 Over temperature FOD

The WLC1150 is able to monitor interface temperature if an external NTC thermistor is connected and placed in contact with the Tx coil. This can be enabled to disconnect the Tx from the Rx in the event that the Tx coil temperature exceeds a configurable threshold.

infineon

**Functional overview** 

#### 5.10 Buck/buck-boost regulators

#### 5.10.1 Buck regulator

WLC1150 offers integrated controller for buck/buck-boost converter. Based on the need of application either buck or buck-boost configuration can be used.

The buck converter, powered from Tx input (PD or DC input of 20 V) can be used for fan power supply and for powering and WLC1150. Thus, it eliminates the need for an external switching power supply for fan.

The buck-boost converter can be used as front end converter for application where input to wireless transmitter is power supply with wide variation i.e 5V to 20V. The buck boost converter provides a desired stable input voltage to inverter.

The WLC1150's buck controller provides two N-channel MOSFET gate drivers: complete with a floating high-side gate driver via HG1\_0 and a ground-referenced low-side driver via LG1\_0 pins. Similarly for buck-boost controller provides 4 N-channel MOSFET gate drivers, including two floating high side gate driver via HG1\_0 and HG2\_0.

The gate drivers are powered by VDDD and are a nominal voltage of 5 V. The buck/buck-boost controller switching frequency is programmable and can be set between 150 and 600 kHz. In order to prevent EMI related issue's gate drivers, have programmable drive strength, dead-time, and can be run in a dithering mode to spread the radiated spectrum energy levels. An external capacitor and Schottky diode from the BST1\_0 pin & BST2\_0 (only for buck-boost controller) are used for the high-side gate drive power supply.

Furthermore, the high- and low-side gate driver blocks include zero-crossing detector (ZCD) to implement discontinuous-conduction mode (DCM) mode with diode emulation.

The WLC1150 buck/buck-boost controller uses an integrated error amplifier for output voltage regulation. The error amplifier is a trans-conductance type amplifier with a single compensation pin (COMP\_0) which requires the RC filter shown in the reference schematic to be connected from this pin to GND.

The WLC1150 supports high-voltage (22 V) VBRG discharge circuitry and upon detection of device disconnection, faults, or hard resets, the chip may discharge the VBRG node.

Maintain equivalent amount of capacitance on input and output as shown in **Figure 13** in order to maintain stable operation based on compensation values.



Figure 13 WLC1150 typical buck regulator schematic

infineon

**Functional overview** 



Figure 14 WLC1150 typical buck-boost converter schematic

#### 5.11 Buck/buck-boost operating modes

#### 5.11.1 Pulse-width modulator (PWM)

WLC1150 generates the control signals for the gate drivers driving the external FETs in peak current mode control. WLC1150 has two firmware-selectable operating modes to optimize efficiency and reduce losses under light load conditions: pulse-skipping mode (PSM) and forced-continuous-conduction mode (FCCM).

#### 5.11.2 Pulse-skipping mode (PSM)

In PSM, the controller reduces the total number of switching pulses without reducing the active switching frequency by working in "bursts" of normal nominal-frequency switching interspersed with intervals without switching. The output voltage thus increases during a switching burst and decreases during a quiet interval. This mode results in minimal losses with a tradeoff of having higher output voltage ripple. When in this mode, WLC1150 devices monitor the voltage across the buck/buck-boost sync FET to detect when the inductor current reaches zero; when this occurs, the WLC1150 devices switch off the buck/buck-boost sync FET to prevent reverse current flow from the output capacitors (i.e. diode emulation mode).

### **5.11.3** Forced-continuous-conduction mode (FCCM)

In forced-continuous-conduction mode (FCCM), the nominal switching frequency is maintained at all times, with the inductor current going below zero (i.e. "backwards" or from the output to the input) for a portion of the switching cycle as necessary to maintain the output voltage and current. This keeps the output voltage ripple to a minimum at the cost of light-load efficiency.

## **5.11.4** Overvoltage protection (OVP)

The WLC1150 offers two types of overvoltage protections. The device monitors and limits VIN and VBRG. In case of a USB VIN overvoltage event detected, WLC1150 can be configured to shutdown the Type-C port completely. In case of VBRG over voltage events, the buck/buck-boost regulator is immediately shut down. The IC can be re-enabled after a physical disconnect and reconnect. The over-voltage fault thresholds are configurable.

infineon

**Functional overview** 

#### 5.11.5 Overcurrent protection (OCP)

The WLC1150 protects the inverter from over-current and short-circuit faults by monitoring the input inverter current and continuously inspecting for over-current events using the internal CSAs that check the voltage on the current sense resistor. Similar to OVP, the OCP and SCP fault thresholds and response times are configurable as well. The IC can be re-enabled after a physical disconnect and reconnect.

#### 5.11.6 USB PD controller

The WLC1150 interfaces directly to Type-C USB power supplies and USB PD/PPS adaptors. The WLC1150 manages the incoming power supply throughout operation using the D+, D-, and CC lines. The WLC1150 manages the USB-PD physical communication layer, the VCONN switches, as well as monitoring to prevent under-voltage events caused by drawing too much power from the supply. The WLC1150 offers all the necessary electrical controls to be fully compliant with revisions 3.1 and 2.0 of the USB-PD specification and includes SCP.

The USB-PD physical layer consists of the power transmitter and power receiver that communicates BMC encoded data over the CC channel per the PD 3.1 standard. All communication is half-duplex. The physical layer or PHY includes collision avoidance to minimize communication errors on the channel. The WLC1150 uses the RP and RD resistors to implement connection detection and plug orientation detection. The RD resistor establishes the role of the transmitter system as a USB sink. The device supports PPS operation at all valid voltages from 3V to 22V when connected to a power adaptor.

Further, the WLC1150 device supports USB-PD extended messages containing data of up to 260 bytes by implementing a chunking mechanism; messages are limited to revision 2.0 sizes unless both source and sink confirm and negotiate compatibility with longer message lengths.

The WLC1150 USB controller also supports battery charger emulation and detection (source and sink) for USB legacy QC 2.0/3.0 and AFC protocols.

#### 5.11.7 MCU

The Cortex®-M0 in WLC1150 device is a 32-bit MCU, which is optimized for low-power operation with extensive clock gating. The device utilizes an interrupt controller (the NVIC block) with 32 interrupt inputs and a wakeup interrupt controller (WIC), which can wake the processor up from Deep Sleep mode. Additionally, the WLC1150 device has 128-KB Flash and 32-KB ROM for nonvolatile storage. ROM stores libraries for device drivers such as I<sup>2</sup>C, SPI, and so on. The main wireless power firmware is stored in Flash memory to provide the flexibility to store code for all wireless power features, enable the use of configuration tables, and allow firmware upgrades to meet the latest USBPD specifications and application requirements. The device may be reset anytime by toggling the XRES pin to force a full hardware and software reset.

The TCPWM block of the WLC1150 device has four timers, counters, or PWM (TCPWM) generators. These timers are used by FW to run the wireless power Tx system as required by WPC and USB compliance directives. The WLC1150 device also has a watchdog timer (WDT) that can be used by FW for various timeout events.

#### 5.11.8 ADC

The WLC1150 device has 8-bit SAR ADCs available for general purpose analog-to-digital conversion applications within the chip and system. The ADCs are accessed from the GPIOs or directly on power supply pins through an on-chip analog mux. See the "Electrical specifications" on page 13 for detailed specifications of the ADCs.

#### 5.11.9 Serial communications block (SCB)

The WLC1150 devices have four SCB blocks that can be configured for  $I^2C$ , SPI, or UART. These blocks implement full multi-master and slave  $I^2C$  interfaces capable of multi-master arbitration.  $I^2C$  is compatible with the standard Philips I2C specification V3.0. These blocks operate at speeds of up to 1Mbps and have flexible buffering options to reduce interrupt overhead and latency for the CPU. The SCB blocks support 8-byte deep FIFOs for Receive and Transmit to decrease the time needed to interface by the MCU also reducing the need for clock stretching caused by the CPU not having read data on time.

infineon

**Functional overview** 

#### **5.11.10** I/O subsystem

The WLC1150 devices have 13 GPIOs but many of them have dedicated functions for 50W applications such as I2C comm, LED and temperature sensing in the wireless power application and cannot be re-purposed. The GPIOs output states have integrated controls modes that can be enabled by FW which include: weak pull-up with strong pull-down, strong pull-up with weak pull-down, open drain with strong pull-down, open drain with strong pull-up, strong pull-up with strong pull-down, disabled, or weak pull-up with weak pull-down and offer selectable slew rates for dV/dt output control. When GPIOs are used as inputs they can be configured to support different input thresholds (CMOS or LVTTL).

During POR, the GPIO blocks are forced to the disable state preventing any excess currents from flowing.

#### 5.11.11 LDOs (VDDD and VCCD)

The WLC1150 has two integrated LDO regulators. The VDDD LDO is powered by VIN and provides 5 V for the GPIOs, gate drivers, and other internal blocks. The total load on VDDD LDO must be less than 150 mA including internal consumption. VDDD LDO will be externally loaded as shown in the reference schematic. For connecting any additional external load on it, contact Infineon technical support. The VDDD 5 V supply is externally routed to various pins and they should all be externally shorted together. The VCCD LDO is a 1.8 V LDO regulator and is powered by VDDD. Do not externally load VCCD. Both LDOs must have ceramic bypass capacitors placed from each pin to ground close to the WLC1150 device.

infineon

Programming the WLC1150 device

## 6 Programming the WLC1150 device

There are two ways to program application firmware into a WLC1150 device:

- 1. Programming the device flash over SWD Interface
- 2. Application firmware update over specific interfaces (CC, I<sup>2</sup>C)

Generally, the WLC1150 devices are programmed over the SWD interface only during development or during the manufacturing process of the end-product. Once the end-product is manufactured, the WLC1150 device application firmware can be updated via the appropriate bootloader interface. Infineon strongly recommends customers to use the configuration utility to turn off the Application FW Update over CC or  $I^2$ C interface in the firmware that is updated into WLC1150's flash before mass production. This prevents unauthorized firmware from being updated over the CC interface in the field. If you desire to retain the application firmware update over  $CC/I^2$ C interfaces features post-production for on-field firmware updates, contact your local Infineon sales representative for further guidelines.

#### 6.1 Programming the device Flash over SWD interface

The WLC1150 family of devices can be programmed using the SWD interface. Infineon provides the MiniProg4 programming kit (CY8CKIT-005 MiniProg4 Kit) which can be used to program the flash and debug firmware. The Flash is programmed by downloading the information from a *hex* file.

As shown in **Figure 15**, the SWD\_DAT and SWD\_CLK pins are connected to the host programmer's SWDIO (data) and SWDCLK (clock) pins respectively. During SWD programming, the device can be powered by the host programmer by connecting its VTARG (power supply to the target device) to the VDDD pins of the WLC1150 device. If the WLC1150 device is powered using an onboard power supply, it can be programmed using the "Reset Programming" option.



Figure 15 Connecting the programmer to WLC1150



Ordering information

## 7 Ordering information

**Table 21** lists the WLC1150 ordering part numbers and applications.

Table 21 WLC1150 ordering part numbers

| MPN Power       |      | Application                                                                      |
|-----------------|------|----------------------------------------------------------------------------------|
| WLC1150-68LQXQ  | 50W  | Infineon high power proprietary protocol and Qi v1.3.x Tx                        |
| WLC1150-68LQXQT | 5000 | Infineon high power proprietary protocol and Qi v1.3.x Tx - Tape and reel option |

### 7.1 Ordering code definitions





Packaging

## 8 Packaging

#### Table 22 Package characteristics

| Parameter      | Description                    | Test conditions | Min | Тур | Max  | Unit |
|----------------|--------------------------------|-----------------|-----|-----|------|------|
| T <sub>J</sub> | Operating junction temperature |                 | -40 | 25  | 125  | °C   |
| TJA            | Package θJA                    |                 |     |     | 14.8 |      |
| ТЈВ            | Package θJB                    |                 | -   | -   | 4.3  | °C/W |
| TJC            | Package θJC                    |                 |     |     | 12.9 |      |

#### Table 23 Solder reflow peak temperature

| Package    | Maximum peak temperature | Maximum time within 5°C of peak temperature |  |
|------------|--------------------------|---------------------------------------------|--|
| 68-pin QFN | 260°C                    | 30 seconds                                  |  |

#### Table 24 Package moisture sensitivity level (MSL), IPC/JEDEC J-STD-2

| Package    | MSL   |  |
|------------|-------|--|
| 68-pin QFN | MSL 3 |  |

Package diagram

#### Package diagram 9



Figure 16 68LD QFN (8 × 8) device package drawing (PG-VQFN-68)



Acronyms

## 10 Acronyms

#### Table 25 Acronyms used in this document

| Acronym          | Description                               |  |  |
|------------------|-------------------------------------------|--|--|
| ACK              | Acknowledge                               |  |  |
| ADC              | Analog-to-digital converter               |  |  |
| Arm®             | Advanced RISC machine, a CPU architecture |  |  |
| ASK              | Amplitude shift key                       |  |  |
| BPP              | Basic power profile                       |  |  |
| ВМС              | BiPhase mark code                         |  |  |
| CEP              | Control error packet                      |  |  |
| СС               | Configuration channel                     |  |  |
| CSA              | Current sense amplifier                   |  |  |
| DCM              | Discontinuous-conduction mode             |  |  |
| EA               | Error amplifier                           |  |  |
| EPP              | Extended power profile                    |  |  |
| EPT              | End power transfer                        |  |  |
| ESD              | Electrostatic discharge                   |  |  |
| FET              | Field effect transistor                   |  |  |
| FCCM             | Forced-continuous-conduction mode         |  |  |
| FOD              | Foreign object detection                  |  |  |
| FO               | Foreign object                            |  |  |
| FSK              | Frequency shift key                       |  |  |
| FW               | Firmware                                  |  |  |
| GPIO             | General-purpose I/O                       |  |  |
| НВМ              | Human body model                          |  |  |
| HS               | High speed                                |  |  |
| I <sup>2</sup> C | Inter-integrated circuit                  |  |  |
| IC               | Integrated circuit                        |  |  |
| IMO              | Internal main oscillator                  |  |  |
| IPT              | Inductive power transfer technology       |  |  |
| LDO              | Linear drop out                           |  |  |
| MCU              | Microcontroller unit                      |  |  |
| NTC              | Negative temperature coefficient          |  |  |
| NVIC             | Nested vectored interrupt controller      |  |  |
| OCP              | Overcurrent protection                    |  |  |
| Opamp            | Operational amplifier                     |  |  |
| OTP              | Over temperature protection               |  |  |
| OV               | Overvoltage                               |  |  |
| OVP              | Overvoltage protection                    |  |  |
| PCB              | Printed circuit board                     |  |  |
| PD               | Power delivery                            |  |  |
| POR              | Power-on reset                            |  |  |
| PPDE             | proprietary power delivery extensions     |  |  |
| PPS              | Programmable power supply                 |  |  |



Acronyms

 Table 25
 Acronyms used in this document (continued)

| Acronym | Description                                 |
|---------|---------------------------------------------|
| PSM     | Pulse-skipping mode                         |
| PWM     | Pulse-width modulator                       |
| QFOD    | Q factor FOD                                |
| RPP     | Received power packet                       |
| RCP     | Reverse current protection                  |
| Rx      | Power receiver                              |
| SAR     | Successive approximation register           |
| SCP     | Short circuit protection                    |
| SPI     | Serial peripheral interface                 |
| SSP     | Signal strength packet                      |
| SWD     | Serial wire debug, a test protocol          |
| TCPWM   | Timer/counter pulse-width modulation        |
| Tx      | Power transmitter                           |
| UART    | Universal asynchronous receiver transmitter |
| UFP     | Upstream facing port                        |
| USB     | Universal serial bus                        |
| UV      | Undervoltage                                |
| WDT     | Watchdog timer                              |
| WIC     | Wakeup interrupt controller                 |
| WLC     | Wireless charging IC                        |
| WPC     | Wireless power consortium                   |
| ZCD     | Zero-crossing detector                      |



**Document conventions** 

## 11 Document conventions

#### 11.1 Units of measure

#### Table 26 Units of measure

| Symbol    | Unit of measure       |  |  |
|-----------|-----------------------|--|--|
| °C        | degree Celsius        |  |  |
| Hz        | hertz                 |  |  |
| KB        | 1024 bytes            |  |  |
| kHz       | kilohertz             |  |  |
| kΩ        | kilo ohm              |  |  |
| LSB       | least significant bit |  |  |
| MHz       | megahertz             |  |  |
| $M\Omega$ | mega-ohm              |  |  |
| μΑ        | microampere           |  |  |
| μF        | microfarad            |  |  |
| μН        | microhenry            |  |  |
| μs        | microsecond           |  |  |
| μV        | microvolt             |  |  |
| μW        | microwatt             |  |  |
| mA        | milliampere           |  |  |
| mm        | millimeter            |  |  |
| ms        | millisecond           |  |  |
| mV        | millivolt             |  |  |
| nA        | nanoampere            |  |  |
| ns        | nanosecond            |  |  |
| nV        | nanovolt              |  |  |
| Ω         | ohm                   |  |  |
| %         | percent               |  |  |
| pF        | picofarad             |  |  |
| S         | second                |  |  |
| V         | volt                  |  |  |
| W         | watt                  |  |  |
|           |                       |  |  |



## **Revision history**

| Document revision | Date       | Description of changes                      |
|-------------------|------------|---------------------------------------------|
| *A                | 2023-02-01 | Release to web.                             |
| *B                |            | Updated Package diagram.<br>Updated Note 1. |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2023-07-21 **Published by** 

**Infineon Technologies AG** 81726 Munich, Germany

© 2023 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email:

erratum@infineon.com

**Document reference** 002-36311 Rev. \*B

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### WARNINGS

Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.