

# Bipolar Hall Latch

High Precision Hall Effect Latch for Consumer Applications

TLV4961-1TA

TLV4961-1TB

SP000965272

SP001283610

# TLV4961-1T

# **Data Sheet**

Revision 1.2, 2019-12-20

Sense & Control



# **Table of contents**

| Table of contents                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| List of tables                                                                                                                                         |
| List of figures                                                                                                                                        |
| Product description                                                                                                                                    |
| Functional description  General  Pin configuration (top view)  Pin description  Block diagram  Functional block description  Default start-up behavior |
| Specification1Application circuit1Absolute maximum ratings1Operating range1Electrical and magnetic characteristics1                                    |
| Package information1Package outline1Packing information1Distance between chip and package1Package marking1Revision history2                            |
|                                                                                                                                                        |

## TLV4961-1T



# List of tables

| Table 1 | Ordering information               | 5  |
|---------|------------------------------------|----|
| Table 2 | Pin description                    |    |
| Table 3 | Absolute maximum rating parameters | 12 |
| Table 4 | ESD protection ( $T_A = 25$ °C)    | 13 |
| Table 5 | Operating conditions parameters    |    |
| Table 6 | General electrical characteristics | 14 |
| Table 7 | Magnetic characteristics           |    |

## TLV4961-1T



# List of figures

| igure 1  | TLV4961-1T in the TO92S-3-1 and TO92S-3-2 package                | 5  |
|----------|------------------------------------------------------------------|----|
| igure 2  | Pin configuration and center of sensitive area                   | 7  |
| igure 3  | Functional block diagram TLV4961-1T                              | 8  |
| igure 4  | Timing diagram TLV4961-1T                                        | 9  |
| igure 5  | Output signal TLV4961-1T                                         | 9  |
| igure 6  | Start-up behavior of the TLV4961-1T                              | 10 |
| igure 7  | Basic application circuit #1: only pull-up resistor is necessary |    |
| igure 8  | Enhanced application circuit #2: for extended ESD robustness     |    |
| igure 9  | Definition of magnetic field direction TO92S-3-1, TO92S-3-2      | 15 |
| igure 10 | Package outline TLV4961-1TA: TO92S-3-1 (all dimensions in mm)    | 16 |
| igure 11 | Package outline TLV4961-1TB: TO92S-3-2 (all dimensions in mm)    | 17 |
| igure 12 | Packing information                                              | 18 |
| igure 13 | Distance between chip and package                                |    |
| igure 14 | Marking of TLV4961-1T                                            | 19 |



#### **Product description**

# 1 Product description





## 1.1 Overview

| Characteristic | Supply Voltage | Supply Current | Sensitivity             | Interface  | Temperature    |
|----------------|----------------|----------------|-------------------------|------------|----------------|
| Bipolar Hall   | 3.0 V ~ 26 V   | 1.6 mA         | B <sub>OP</sub> : 2 mT  | Open Drain | -40°C to 125°C |
| Effect Latch   |                |                | B <sub>RP</sub> : -2 mT | Output     |                |



Figure 1 TLV4961-1T in the TO92S-3-1 and TO92S-3-2 package

#### 1.2 Features

- 3.0 V to 26 V operating supply voltage
- Operation from unregulated power supply
- Output overcurrent and overtemperature protection
- Active error compensation
- High stability of magnetic thresholds
- High ESD performance
- Leaded, halogen-free package TO92S-3-1 for TLV4961-1TA, TO92S-3-2 for TLV4961-1TB

For automotive applications please refer to the Infineon TLE Hall Switches/Latches series.

Table 1 Ordering information

| Product name | Product type       | Ordering code | Package               |
|--------------|--------------------|---------------|-----------------------|
| TLV4961-1TA  | Bipolar Hall Latch | SP000965272   | TO92S-3-1 (Bulk)      |
| TLV4961-1TB  | Bipolar Hall Latch | SP001283610   | TO92S-3-2 (Ammo pack) |

<sup>1)</sup> Only the package is halogen-free.



#### **Product description**

## 1.3 Target applications

Target applications for the TLV496x Hall Latch family are all applications which require a high precision Hall Latch with an operating temperature range from -40°C to 125°C.

The magnetic behavior as a latch and switching thresholds of typical ±2 mT make the device especially suited for the use with a pole wheel for index counting applications, for rotor position detection as in brushless DC motor commutation and for white goods or open/closing detection.



# 2 Functional description

#### 2.1 General

The TLV4961-1T is an integrated Hall effect latch designed specifically for highly accurate applications with superior supply voltage capability and temperature stability of the magnetic thresholds.

## 2.2 Pin configuration (top view)



Figure 2 Pin configuration and center of sensitive area

## 2.3 Pin description

Table 2 Pin description

| Pin no. | Symbol | Function       |
|---------|--------|----------------|
| 1       | VDD    | Supply voltage |
| 2       | GND    | Ground         |
| 3       | Q      | Output         |



# 2.4 Block diagram



Figure 3 Functional block diagram TLV4961-1T



## 2.5 Functional block description

The chopped Hall IC switch comprises a Hall probe, bias generator, compensation circuits, oscillator and output transistor.

The bias generator provides currents for the Hall probe and the active circuits. Compensation circuits stabilize the temperature behavior and reduce influence of technology variations.

The active error compensation (chopping technique) rejects offsets in the signal path and the influence of mechanical stress to the Hall probe caused by molding and soldering processes and other thermal stress in the package. The chopped measurement principle together with the threshold generator and the comparator ensures highly accurate and temperature stable magnetic thresholds.

The output transistor has an integrated overcurrent and overtemperature protection.



Figure 4 Timing diagram TLV4961-1T



Figure 5 Output signal TLV4961-1T



#### 2.6 Default start-up behavior

The magnetic thresholds exhibit a hysteresis  $B_{HYS} = B_{OP} - B_{RP}$ . In case of a power-on with a magnetic field B within hysteresis ( $B_{OP} > B > B_{RP}$ ) the output of the sensor is set to the pull up voltage level ( $V_Q$ ) per default. After the first crossing of  $B_{OP}$  or  $B_{RP}$  of the magnetic field the internal decision logic is set to the corresponding magnetic input value.

 $V_{\rm DDA}$  is the internal supply voltage which is following the external supply voltage  $V_{\rm DD}$ .

This means for  $B > B_{OP}$  the output is switching, for  $B < B_{RP}$  and  $B_{OP} > B > B_{RP}$  the output stays at  $V_O$ .



Figure 6 Start-up behavior of the TLV4961-1T



## 3 Specification

## 3.1 Application circuit

The following **Figure 7** shows the basic option of an application circuit. Only a pull-up resistor  $R_Q$  is necessary. The resistor  $R_Q$  has to be in a dimension to match the applied  $V_S$  to keep  $I_Q$  limited to the operating range of maximum 25 mA.

e.g.:  $V_{\rm S}$  = 12 V;  $I_{\rm Q}$  = 12 V/1200  $\Omega$  = 10 mA



Figure 7 Basic application circuit #1: only pull-up resistor is necessary



Figure 8 Enhanced application circuit #2: for extended ESD robustness

With an additional capacitor  $C_{DD}$  and a transient voltage suppression (TVS) diode an extended ESD robustness on system level is achieved (**Figure 8**).



## 3.2 Absolute maximum ratings

Table 3 Absolute maximum rating parameters

| Parameter                           | Symbol            |      | Values |      |     | Note or Test Condition          |  |
|-------------------------------------|-------------------|------|--------|------|-----|---------------------------------|--|
|                                     |                   | Min. | Тур.   | Max. |     |                                 |  |
| Supply voltage <sup>1)</sup>        | $V_{DD}$          | 3    | _      | 26   | V   | -                               |  |
| Output voltage                      | $V_{\rm Q}$       | -0.5 | -      | 26   | ٧   | _                               |  |
| Reverse output current              | $I_{Q}$           | -70  | -      | _    | mA  | -                               |  |
| Junction temperature <sup>1)</sup>  | $T_{J}$           | -40  | _      | 150  | °C  | -                               |  |
| Storage temperature                 | $T_{S}$           | -40  | -      | 150  | °C  | -                               |  |
| Thermal resistance Junction ambient | R <sub>thJA</sub> | -    | _      | 250  | K/W | for TO92S-3-1, TO92S-3-2 (2s2p) |  |

<sup>1)</sup> This lifetime statement is an anticipation based on an extrapolation of Infineon's qualification test results. The actual lifetime of a component depends on its form of application and type of use etc. and may deviate from such statement. The lifetime statement shall in no event extend the agreed warranty period.

Attention: Stresses above the max. values listed here may cause permanent damage to the device.

Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

Calculation of the dissipated power  $P_{\rm DIS}$  and junction temperature  $T_{\rm J}$  of the chip (TO92S example):

e.g. for:  $V_{DD} = 12 \text{ V}$ ,  $I_{S} = 2.5 \text{ mA}$ ,  $V_{QSAT} = 0.5 \text{ V}$ ,  $I_{Q} = 20 \text{ mA}$ 

Power dissipation:  $P_{DIS} = 12 \text{ V x } 2.5 \text{ mA} + 0.5 \text{ V x } 20 \text{ mA} = 30 \text{ mW} + 10 \text{ mW} = 40 \text{ mW}$ 

Temperature  $\Delta T = R_{thJA} \times P_{DIS} = 250 \text{ K/W} \times 40 \text{ mW} = 10 \text{ K}$ 

For  $T_A = 50$ °C:  $T_J = T_A + \Delta T = 50$ °C + 10 K = 60°C



Table 4 ESD protection<sup>1)</sup> ( $T_A = 25^{\circ}C$ )

| Parameter                       | Symbol           | Values |      | Values |    | Values                                        |  | Note or Test Condition |
|---------------------------------|------------------|--------|------|--------|----|-----------------------------------------------|--|------------------------|
|                                 |                  | Min.   | Тур. | Max.   |    |                                               |  |                        |
| ESD voltage (HBM) <sup>2)</sup> | V <sub>ESD</sub> | -4     | -    | 4      | kV | $R = 1.5 \text{ k}\Omega, C = 100 \text{ pF}$ |  |                        |
| ESD voltage (CDM) <sup>3)</sup> | V <sub>ESD</sub> | -1     | -    | 1      | kV | -                                             |  |                        |

- 1) Characterization of ESD is carried out on a sample basis, not subject to production test.
- 2) Human Body Model (HBM) tests according to ANSI/ESDA/JEDEC JS-001.
- 3) Charge device model (CDM) tests according to JESD22-C101.

## 3.3 Operating range

The following operating conditions must not be exceeded in order to ensure correct operation of the TLV4961-1T.

All parameters specified in the following sections refer to these operating conditions unless otherwise mentioned.

The maximum tested magnetic field is 600 mT.

Table 5 Operating conditions parameters

| Parameter             | Symbol         |      | Value | S                | Unit | Note or                            |  |
|-----------------------|----------------|------|-------|------------------|------|------------------------------------|--|
|                       |                | Min. | Тур.  | Max.             |      | <b>Test Condition</b>              |  |
| Supply voltage        | $V_{DD}$       | 3.0  | _     | 26 <sup>1)</sup> | V    | _                                  |  |
| Output voltage        | $V_{Q}$        | 3.0  | _     | 26               | V    | _                                  |  |
| Operation temperature | T <sub>A</sub> | -40  | _     | 125              | °C   | $R_{\rm thJA} \le 250 \text{ K/W}$ |  |
| Output current        | I <sub>Q</sub> | 0    | _     | 25               | mA   | _                                  |  |

<sup>1)</sup> Latch-up test with factor 1.5 is not covered. Please see max ratings also.



## 3.4 Electrical and magnetic characteristics

Product characteristics involve the spread of values guaranteed within the specified voltage and ambient temperature range. Typical characteristics are the median of the production and correspond to  $V_{\rm DD}$  = 12 V and  $T_{\rm A}$  = 25°C. The below listed specification is valid in combination with the application circuit shown in **Figure 7** and **Figure 8**.

Table 6 General electrical characteristics

| Parameter                      | Symbol              | Symbol Values |      |      | Unit | <b>Note or Test Condition</b>                                                                           |  |
|--------------------------------|---------------------|---------------|------|------|------|---------------------------------------------------------------------------------------------------------|--|
|                                |                     | Min.          | Тур. | Max. |      |                                                                                                         |  |
| Supply current                 | Is                  | 1.1           | 1.6  | 2.5  | mA   | -                                                                                                       |  |
| Output current limitation      | I <sub>QLIMIT</sub> | 30            | 56   | 70   | mA   | internally limited and thermal shutdown                                                                 |  |
| Output fall time <sup>1)</sup> | $t_{\mathrm{f}}$    | 0.17          | 0.4  | 1    | μs   | 1.2 kΩ / 50 pF, see <b>Figure 4</b>                                                                     |  |
| Output rise time <sup>1)</sup> | t <sub>r</sub>      | 0.4           | 0.5  | 1    | μs   | 1.2 kΩ / 50 pF, see <b>Figure 4</b>                                                                     |  |
| Delay time <sup>1)2)</sup>     | $t_{d}$             | 12            | 15   | 30   | μs   | see Figure 4                                                                                            |  |
| Power-on time <sup>1)3)</sup>  | $t_{PON}$           | _             | 80   | 150  | μs   | $V_{\rm DD} = 3 \text{ V}, B \le B_{\rm RP} - 0.5 \text{ mT or}$<br>$B \ge B_{\rm OP} + 0.5 \text{ mT}$ |  |

<sup>1)</sup> Not subject to production test, verified by design/characterization.

<sup>2)</sup> Systematic delay between magnetic threshold reached and output switching.

<sup>3)</sup> Time from applying  $V_{\rm DD}$  = 3.0 V to the sensor until the output is valid.



Table 7 Magnetic characteristics

| Parameter                                                     | Symbol          | T (°C) |      | Values | Unit | Note / Test |           |
|---------------------------------------------------------------|-----------------|--------|------|--------|------|-------------|-----------|
|                                                               |                 |        | Min. | Тур.   | Max. | 7           | Condition |
| Operating point                                               | B <sub>OP</sub> | -40    | 0.7  | 2.2    | 3.7  | mT          | _         |
|                                                               |                 | 25     | 0.5  | 2.0    | 3.5  |             |           |
|                                                               |                 | 125    | 0.2  | 1.6    | 3.1  |             |           |
| Release point                                                 | $B_{RP}$        | -40    | -3.7 | -2.2   | -0.7 | mT          | _         |
|                                                               |                 | 25     | -3.5 | -2.0   | -0.5 |             |           |
|                                                               |                 | 125    | -3.1 | -1.6   | -0.2 |             |           |
| Hysteresis                                                    | $B_{HYS}$       | -40    | 2.8  | 4.4    | 5.8  | mT          | _         |
|                                                               |                 | 25     | 2.6  | 4.0    | 5.4  |             |           |
|                                                               |                 | 125    | 2.0  | 3.2    | 4.4  |             |           |
| Temperature compensation of magnetic thresholds <sup>1)</sup> | T <sub>C</sub>  | -      | -    | -2000  | -    | ppm/K       | _         |

<sup>1)</sup> Not subject to production test, verified by design/characterization.

#### Field direction definition

Positive magnetic fields are defined with the south pole of the magnet to the branded side of package.



Figure 9 Definition of magnetic field direction TO92S-3-1, TO92S-3-2



# 4 Package information

The TLV4961-1TA is available in Bulk packing with TO92S-3-1-package. The TLV4961-1TB is available in AMMO packing with TO92S-3-2-package.

## 4.1 Package outline



Figure 10 Package outline TLV4961-1TA: TO92S-3-1 (all dimensions in mm)





**Figure 11** Package outline TLV4961-1TB: TO92S-3-2 (all dimensions in mm)



## 4.2 Packing information



Figure 12 Packing information

## 4.3 Distance between chip and package



Figure 13 Distance between chip and package



# 4.4 Package marking



Figure 14 Marking of TLV4961-1T



## **Revision history**

# 5 Revision history

| Revision     | Date       | Changes                                                                                                                                                       |
|--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision 1.2 | 2019-12-20 | Updated text and figure in <b>Chapter 2.6</b> Updated standards in <b>Table 4</b> Added maximum tested magnetic field in <b>Chapter 3.3</b> Editorial changes |
| Revision 1.0 | 2015-05-18 | Initial release                                                                                                                                               |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

#### www.infineon.com

Edition 2019-12-20 Published by Infineon Technologies AG 81726 Munich, Germany

© 2019 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.