

# TLT9251VLE

# High Speed CAN FD Transceiver







# 1 Overview

## **Features**

- Fully compliant to ISO 11898-2 (2016) and SAE J2284-4/-5
- Infineon automotive quality
- AEC-Q100 Grade 0 (Ta: -40°C to +150°C) qualification for high temperature mission profiles
- Guaranteed loop delay symmetry for CAN FD data frames up to 5 MBit/s
- · Very low electromagnetic emission (EME) allows the use without additional common mode choke
- $V_{10}$  input for voltage adaption to the  $\mu$ C interface (3.3V & 5V)
- Bus Wake-up Pattern (WUP) function with optimized filter time (0.5μs -1.8μs) for worldwide OEM usage
- Stand-by mode with minimized quiescent current
- Transmitter supply  $V_{CC}$  can be turned off in Stand-by Mode for additional quiescent current savings
- · Wake-up indication on the RxD output
- Wide common mode range for electromagnetic immunity (EMI)
- Excellent ESD robustness +/-8kV (HBM) and +/-11kV (IEC 61000-4-2)
- Extended supply range on the V<sub>CC</sub> and V<sub>IO</sub> supply
- CAN short circuit proof to ground, battery, V<sub>CC</sub> and V<sub>IO</sub>
- TxD time-out function
- Very low CAN bus leakage current in power-down state
- Overtemperature protection
- Protected against automotive transients according ISO 7637 and SAE J2962-2 standards

1

- Green Product (RoHS compliant)
- Small, leadless TSON8 package designed for automated optical inspection (AOI)

# **Potential applications**

- · Car powertrain and transmission applications
- Gateway Modules
- Body Control Modules (BCM)
- Engine Control Unit (ECUs)





Overview

## **Product validation**

Qualified for automotive applications with higher temperature requirements as well as with extended lifetime requirements. Product validation according to AEC-Q100.

# **Description**

| Туре       | Package   | Marking |
|------------|-----------|---------|
| TLT9251VLE | PG-TSON-8 | T9251V  |

The TLT9251VLE is the latest Infineon high-speed CAN transceiver generation, used inside HS CAN networks for automotive and also for industrial applications. It is designed to fulfill the requirements of ISO 11898-2 (2016) physical layer specification and respectively also the SAE standards J1939 and J2284.

The TLT9251VLE is available in a small, leadless PG-TSON-8 package. The PG-TSON-8 package supports the solder joint requirements for automated optical inspection (AOI) and is RoHS compliant and halogen free.

As an interface between the physical bus layer and the HS CAN protocol controller, the TLT9251VLE protects the microcontroller against interferences generated inside the network. A very high ESD robustness and the perfect RF immunity allows the use in automotive applications without adding additional protection devices, like suppressor diodes for example.

While the transceiver TLT9251VLE is not supplied the bus is switched off and illustrates an ideal passive behavior with the lowest possible load to all other subscribers of the HS CAN network.

Based on the high symmetry of the CANH and CANL output signals, the TLT9251VLE provides a very low level of electromagnetic emission (EME) within a wide frequency range. The TLT9251VLE fulfills even stringent EMC test limits without additional external circuit, like a common mode choke for example.

The perfect transmitter symmetry combined with the optimized delay symmetry of the receiver enables the TLT9251VLE to support CAN FD data frames. Depending on the size of the network and the along coming parasitic effects the device supports bit rates up to 5 MBit/s.

Dedicated low-power modes, like Stand-by mode provide very low quiescent currents while the device is powered up. In Stand-by mode the typical quiescent current on  $V_{10}$  is below 10  $\mu$ A while the device can still be woken up by a bus signal on the HS CAN bus.

Fail-safe features like overtemperature protection, output current limitation or the TxD time-out feature protect the TLT9251VLE and the external circuitry from irreparable damage.



# **Table of contents**

| 1              | Overview                                     | . 1 |
|----------------|----------------------------------------------|-----|
|                | Features                                     | . 1 |
|                | Potential applications                       | . 1 |
|                | Product validation                           | . 2 |
|                | Description                                  | . 2 |
|                | Table of contents                            | . 3 |
| 2              | Block diagram                                | . 4 |
| 3              | Pin configuration                            |     |
| 3.1<br>3.2     | Pin assignment    Pin definitions            |     |
| 4              | General product characteristics              | . 6 |
| 4.1            | Absolute maximum ratings                     |     |
| 4.2<br>4.3     | Functional range                             |     |
| <del>-</del> 5 | High-speed CAN functional description        |     |
| <b>5</b> .1    | High-speed CAN physical layer                |     |
| 6              | Modes of operation                           | 10  |
| 6.1            | Normal-operating mode                        |     |
| 6.2            | Forced-receive-only mode                     |     |
| 6.3<br>6.4     | Stand-by mode                                |     |
| 7              | Changing the mode of operation               |     |
| 7.1            | Power-up and power-down                      |     |
| 7.2            | Mode change by the STB pin                   |     |
| 7.3            | Mode changes by V <sub>CC</sub> undervoltage |     |
| 7.4            | Remote wake-up                               | 16  |
| 8              | Fail safe functions                          |     |
| 8.1            | Short circuit protection                     | _   |
| 8.2<br>8.3     | Unconnected logic pins                       |     |
| 8.4            | Overtemperature protection                   |     |
| 8.5            | Delay time for mode change                   |     |
| 9              | Electrical characteristics                   | 20  |
| 9.1            | Functional device characteristics            |     |
| 9.2            | Diagrams                                     | 25  |
| 10             | Application information                      |     |
| 10.1           | ESD robustness according to IEC61000-4-2     |     |
| 10.2<br>10.3   | Application example                          |     |
| 10.3<br>10.4   | Further application information              |     |
| 11             | Package outline                              |     |
| <br>12         | Revision history                             |     |
|                |                                              |     |

Block diagram



# 2 Block diagram



Figure 1 Functional block diagram



Pin configuration

### Pin configuration 3

#### Pin assignment 3.1



Figure 2 Pin configuration

#### **Pin definitions** 3.2

Table 1 Pin definitions and functions

| Pin No. | Symbol          | Function                                                                                                                                                                                                                            |
|---------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | TxD             | <b>Transmit Data Input;</b> Internal pull-up to V <sub>IO</sub> , "low" for dominant state.                                                                                                                                         |
| 2       | GND             | Ground                                                                                                                                                                                                                              |
| 3       | V <sub>cc</sub> | Transmitter Supply Voltage; 100 nF decoupling capacitor to GND required, V <sub>CC</sub> can be turned off in stand-by mode.                                                                                                        |
| 4       | RxD             | Receive Data Output; "low" in dominant state.                                                                                                                                                                                       |
| 5       | V <sub>IO</sub> | Digital Supply Voltage; Supply voltage input to adapt the logical input and output voltage levels of the transceiver to the microcontroller supply. Supply for the low-power receiver. 100 nF decoupling capacitor to GND required. |
| 6       | CANL            | CAN Bus Low Level I/O; "low" in dominant state.                                                                                                                                                                                     |
| 7       | CANH            | CAN Bus High Level I/O; "high" in dominant state.                                                                                                                                                                                   |
| 8       | STB             | <b>Stand-by Input;</b> Internal pull-up to $V_{10}$ , "low" for Normal-operating mode.                                                                                                                                              |
| PAD     | -               | Connect to PCB heat sink area.  Do not connect to other potential than GND.                                                                                                                                                         |



## **General product characteristics**

#### **General product characteristics** 4

#### 4.1 Absolute maximum ratings

#### Absolute maximum ratings voltages, currents and temperatures<sup>1)</sup> Table 2

All voltages with respect to ground; positive current flowing into pin; (unless otherwise specified)

| Parameter                                          | Symbol                   |      | Value | :S                    | Unit | Note or<br>Test Condition                | Number   |
|----------------------------------------------------|--------------------------|------|-------|-----------------------|------|------------------------------------------|----------|
|                                                    |                          | Min. | Тур.  | Max.                  |      |                                          |          |
| Voltages                                           | -                        | l    |       | 1                     |      |                                          | +        |
| Transmitter supply voltage                         | $V_{\rm cc}$             | -0.3 | _     | 6.0                   | ٧    | _                                        | P_8.1.1  |
| Digital supply voltage                             | V <sub>IO</sub>          | -0.3 | _     | 6.0                   | ٧    | -                                        | P_8.1.2  |
| CANH and CANL DC voltage versus GND                | V <sub>CANH</sub>        | -40  | -     | 40                    | V    | -                                        | P_8.1.3  |
| Differential voltage between CANH and CANL         | $V_{CAN\_Diff}$          | -40  | -     | 40                    | V    | -                                        | P_8.1.4  |
| Voltages at the digital I/O pins:<br>STB, RxD, TxD | V <sub>MAX_IO1</sub>     | -0.3 | -     | 6.0                   | V    | -                                        | P_8.1.5  |
| Voltages at the digital I/O pins:<br>STB, RxD, TxD | V <sub>MAX_IO2</sub>     | -0.3 | -     | V <sub>IO</sub> + 0.3 | V    | -                                        | P_8.1.6  |
| Currents                                           |                          | 1    |       | +                     |      |                                          | +        |
| RxD output current                                 | $I_{RxD}$                | -5   | -     | 5                     | mA   | -                                        | P_8.1.7  |
| Temperatures                                       | ,                        |      |       | 1                     |      |                                          | 1        |
| Junction temperature                               | T <sub>j</sub>           | -40  | -     | 160                   | °C   | -                                        | P_8.1.8  |
| Storage temperature                                | $T_{S}$                  | -55  | -     | 150                   | °C   | -                                        | P_8.1.9  |
| ESD Resistivity                                    |                          |      |       |                       |      |                                          |          |
| ESD immunity at CANH, CANL versus GND              | V <sub>ESD_HBM_CAN</sub> | -8   | _     | 8                     | kV   | HBM<br>(100 pF via 1.5 kΩ) <sup>2)</sup> | P_8.1.11 |
| ESD immunity at all other pins                     | V <sub>ESD_HBM_ALL</sub> | -2   | -     | 2                     | kV   | HBM<br>(100 pF via 1.5 kΩ) <sup>2)</sup> | P_8.1.12 |
| ESD immunity all pins                              | V <sub>ESD_CDM</sub>     | -750 | _     | 750                   | ٧    | CDM <sup>3)</sup>                        | P_8.1.13 |

<sup>1)</sup> Not subject to production test, specified by design

Note:

Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal-operating range. Protection functions are not designed for continuos repetitive operation.

<sup>2)</sup> ESD susceptibility, Human Body Model "HBM" according to ANSI/ESDA/JEDEC JS-001

<sup>3)</sup> ESD susceptibility, Charge Device Model "CDM" according to EIA/JESD22-C101 or ESDA STM5.3.1



## **General product characteristics**

#### 4.2 **Functional range**

Table 3 **Functional range** 

| Parameter                  | Symbol          |      | Value | s    | Unit | Note or<br>Test Condition | Number  |
|----------------------------|-----------------|------|-------|------|------|---------------------------|---------|
|                            |                 | Min. | Тур.  | Max. |      |                           |         |
| Supply Voltages            |                 |      | 1     | "    |      |                           |         |
| Transmitter supply voltage | $V_{\rm cc}$    | 4.5  | _     | 5.5  | V    | _                         | P_8.2.1 |
| Digital supply voltage     | V <sub>IO</sub> | 3.0  | _     | 5.5  | ٧    | _                         | P_8.2.2 |
| Thermal Parameters         |                 |      |       |      |      |                           |         |
| Junction temperature       | $T_{\rm j}$     | -40  | -     | 150  | °C   | 1)                        | P_8.2.3 |

<sup>1)</sup> Not subject to production test, specified by design.

Note:

Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### Thermal resistance 4.3

Note:

This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, please visit www.jedec.org.

Table 4 Thermal resistance<sup>1)</sup>

| Parameter                            | Symbol                |      | Value | S    | Unit | Note or<br>Test Condition          | Number  |
|--------------------------------------|-----------------------|------|-------|------|------|------------------------------------|---------|
|                                      |                       | Min. | Тур.  | Max. |      |                                    |         |
| Thermal Resistances                  |                       | 1    |       |      |      |                                    |         |
| Junction to Ambient<br>PG-TSON-8     | $R_{\rm thJA\_TSON8}$ | _    | 65    | _    | K/W  | 2)                                 | P_8.3.1 |
| Thermal Shutdown (junction tem       | perature)             |      |       |      |      |                                    |         |
| Thermal shutdown temperature, rising | $T_{JSD}$             | 170  | 180   | 190  | °C   | temperature<br>falling: Min. 150°C | P_8.3.3 |
| Thermal shutdown hysteresis          | ΔΤ                    | 5    | 10    | 20   | K    | _                                  | P_8.3.4 |

<sup>1)</sup> Not subject to production test, specified by design

<sup>2)</sup> Specified  $R_{\rm thJA}$  value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board. The product (TLT9251VLE) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70μm Cu, 2 x 35μm Cu)



**High-speed CAN functional description** 

#### **High-speed CAN functional description** 5

HS CAN is a serial bus system that connects microcontrollers, sensors and actuators for real-time control applications. The use of the Controller Area Network (abbreviated CAN) within road vehicles is described by the international standard ISO 11898. According to the 7-layer OSI reference model the physical layer of a HS CAN bus system specifies the data transmission from one CAN node to all other available CAN nodes within the network. The physical layer specification of a CAN bus system includes all electrical specifications of a CAN network. The CAN transceiver is part of the physical layer specification. Several different physical layer standards of CAN networks have been developed in recent years. The TLT9251VLE is a high-speed CAN transceiver with a dedicated bus wake-up function as defined in the latest ISO 11898-2 HS CAN standard.

#### High-speed CAN physical layer 5.1



High-speed CAN bus signals and logic signals Figure 3



## **High-speed CAN functional description**

The TLT9251VLE is a high-speed CAN transceiver, operating as an interface between the CAN controller and the physical bus medium. A HS CAN network is a two wire, differential network which allows data transmission rates up to 5 MBit/s. The characteristic for a HS CAN network are the two signal states on the CAN bus: dominant and recessive (see **Figure 3**).

The CANH and CANL pins are the interface to the CAN bus and both pins operate as an input and output. The RxD and TxD pins are the interface to the microcontroller. The pin TxD is the serial data input from the CAN controller, the RxD pin is the serial data output to the CAN controller. As shown in Figure 1, the HS CAN transceiver TLT9251VLE includes a receiver and a transmitter unit, allowing the transceiver to send data to the bus medium and monitor the data from the bus medium at the same time. The HS CAN transceiver TLT9251VLE converts the serial data stream which is available on the transmit data input TxD, into a differential output signal on the CAN bus, provided by the CANH and CANL pins. The receiver stage of the TLT9251VLE monitors the data on the CAN bus and converts them to a serial, single-ended signal on the RxD output pin. A logical "low" signal on the TxD pin creates a dominant signal on the CAN bus, followed by a logical "low" signal on the RxD pin (see Figure 3). The feature, broadcasting data to the CAN bus and listening to the data traffic on the CAN bus simultaneously is essential to support the bit-to-bit arbitration within CAN networks.

The voltage levels for HS CAN transceivers are defined in ISO 11898-2. Whether a data bit is dominant or recessive depends on the voltage difference between the CANH and CANL pins:

$$V_{\text{Diff}} = V_{\text{CANH}} - V_{\text{CANL}}$$
.

To transmit a dominant signal to the CAN bus the amplitude of the differential signal  $V_{\rm Diff}$  is higher than or equal to 1.5 V. To receive a recessive signal from the CAN bus the amplitude of the differential  $V_{\rm Diff}$  is lower than or equal to 0.5 V.

"Partially-supplied" high-speed CAN networks are those where the CAN bus nodes of one common network have different power supply conditions. Some nodes are connected to the common power supply, while other nodes are disconnected from the power supply and in power-down state. Regardless of whether the CAN bus subscriber is supplied or not, each subscriber connected to the common bus media must not interfere in the communication. The TLT9251VLE is designed to support "partially-supplied" networks. In power-down state, the receiver input resistors are switched off and the transceiver input has a high resistance.

For permanently supplied ECU's, the HS CAN transceiver TLT9251VLE provides a Stand-by mode. In Stand-by mode, the power consumption of the TLT9251VLE is optimized to a minimum, while the device is still able to recognize wake-up patterns on the CAN bus and signal the wake-up event to the external microcontroller.

The voltage level on the digital input TxD and the digital output RxD is determined by the power supply level at the  $V_{\rm IO}$  pin. Depending on the voltage level at the  $V_{\rm IO}$  pin, the signal levels on the logic pins (STB, TxD and RxD) are compatible with microcontrollers having a 5 V or 3.3 V I/O supply. Usually the digital power supply  $V_{\rm IO}$  of the transceiver is connected to the I/O power supply of the microcontroller (see **Figure 18**).

### **Modes of operation**

#### **Modes of operation** 6

The TLT9251VLE supports three different modes of operation (see Figure 4 and Table 5):

- Normal-operating mode
- Stand-by mode
- Forced-receive-only mode

Mode changes are either triggered by the mode selection input pin STB or by an undervoltage event on the transmitter supply  $V_{CC}$ . Wake-up events on the HS CAN bus are indicated on the RxD output pin in Stand-by mode, but no mode change is triggered by a wake-up event. An undervoltage event on the digital supply  $V_{10}$ powers down the TLT9251VLE.



Figure 4 Mode state diagram

**Modes of operation** Table 5

| Mode                | STB    | V <sub>IO</sub> | V <sub>cc</sub> | Bus Bias           | Transmitter | Normal-mode<br>Receiver | Low-power<br>Receiver |
|---------------------|--------|-----------------|-----------------|--------------------|-------------|-------------------------|-----------------------|
| Normal-operating    | "low"  | "on"            | "on"            | V <sub>cc</sub> /2 | "on"        | "on"                    | "off"                 |
| Forced-receive-only | "low"  | "on"            | "off"           | GND                | "off"       | "on"                    | "off"                 |
| Stand-by            | "high" | "on"            | "X"             | GND                | "off"       | "off"                   | "on"                  |
| Power-down state    | "X"    | "off"           | "X"             | floating           | "off"       | "off"                   | "off"                 |

# **High Speed CAN FD Transceiver**

### TLT9251VLE



## **Modes of operation**

#### 6.1 Normal-operating mode

In Normal-operating mode the transceiver TLT9251VLE sends and receives data from the HS CAN bus. All functions are active (see also Figure 4 and Table 5):

- The transmitter is active and drives the serial data stream on the TxD input pin to the bus pins CANH and CANL.
- The normal-mode receiver is active and converts the signals from the bus to a serial data stream on the RxD output.
- The low-power receiver is turned off.
- The RxD output pin indicates the data received by the normal-mode receiver.
- The bus biasing is connected to  $V_{CC}/2$ .
- The STB input pin is active and changes the mode of operation.
- The TxD time-out function is enabled and disconnects the transmitter in case a time-out is detected.
- The overtemperature protection is enabled and disconnects the transmitter in case an overtemperature is detected.
- The undervoltage detection on  $V_{CC}$  is enabled and triggers a mode change to Forced-receive-only in case an undervoltage event is detected.
- The undervoltage detection on  $V_{10}$  is enabled and powers down the device in case of detection.

Normal-operating mode is entered from Stand-by mode and Forced-receive-only mode, when the STB input pin is set to logical "low".

Normal-operating mode can only be entered when all supplies are available:

- The transmitter supply  $V_{CC}$  is available  $(V_{CC} > V_{CC(UV,R)})$ .
- The digital supply  $V_{IO}$  is available  $(V_{IO} > V_{IO(UV,R)})$ .

#### 6.2 Forced-receive-only mode

The Forced-receive-only mode is a fail-safe mode of the TLT9251VLE, which will be entered when the transmitter supply  $V_{CC}$  is not available and the STB pin is logical "low". The following functions are available (see also Figure 4 and Table 5):

- The transmitter is disabled and the data available on the TxD input is blocked.
- The normal-mode receiver is enabled.
- The low-power receiver is turned off.
- The RxD output pin indicates the data received by the normal-mode receiver.
- The bus biasing is connected to GND.
- The STB input pin is active and changes the mode of operation to Stand-by mode, if logical "high".
- The TxD time-out function is disabled.
- The overtemperature protection is disabled.
- The undervoltage detection on  $V_{CC}$  is active.
- The undervoltage detection on  $V_{10}$  is enabled and powers down the device in case of detection.
- Forced-receive-only mode is entered from power-down state if the STB input pin is set to logical "low" and the digital supply  $V_{IO}$  is available  $(V_{IO} > V_{IO(UV,R)})$ .
- Forced-receive-only mode is entered from Normal-operating mode by an undervoltage event on the transmitter supply  $V_{CC}$ .

# infineon

## **Modes of operation**

## 6.3 Stand-by mode

The Stand-by mode is the power save mode of the TLT9251VLE. In Stand-by mode most of the functions are turned off and the TLT9251VLE is monitoring the bus for a valid wake-up pattern (WUP). The following functions are available (see also **Figure 4** and **Table 5**):

- The transmitter is disabled and the data available on the TxD input is blocked.
- The normal-mode receiver is disabled.
- The low-power receiver is turned on and monitors the bus for a valid wake-up pattern (WUP).
- The RxD output pin follows the Bus signal after WUP detection.
- The bus biasing is connected to GND.
- The STB input pin is active and changes the mode of operation.
- The TxD time-out function is disabled.
- The overtemperature protection is disabled.
- The undervoltage detection on  $V_{CC}$  is disabled. In Stand-by mode the device can operate without the transmitter supply  $V_{CC}$ .
- The undervoltage detection on  $V_{10}$  is enabled and powers down the device in case of detection.

The Stand-by mode can be entered from Normal-operating mode and Forced-receive-only mode by setting the STB pin to logical "high".

To enter Stand-by mode the digital supply  $V_{IO}$  needs to be available  $(V_{IO} > V_{CC(UV,R)})$ .

### 6.4 Power-down state

Independent of the transmitter supply  $V_{CC}$  and of the status at STB input pin the TLT9251VLE is powered down if the supply voltage  $V_{IO} < V_{IO(UV,F)}$  (see **Figure 4**).

In the power-down state the differential input resistors of the receiver are switched off. The CANH and CANL bus interface of the TLT9251VLE is floating and acts as a high-impedance input with a very small leakage current. The high-ohmic input does not influence the recessive level of the CAN network and allows an optimized EME performance of the entire HS CAN network. In power-down state the transceiver is an invisible node to the bus.



Changing the mode of operation

# 7 Changing the mode of operation

### 7.1 Power-up and power-down

The HS CAN transceiver TLT9251VLE powers up by applying the digital supply  $V_{\rm IO}$  to the device ( $V_{\rm IO} > V_{\rm IO(U,R)}$ ). After powering up, the device enters one out of three operating modes (see **Figure 5** and **Figure 6**). Depending on the condition of the transmitter supply voltage  $V_{\rm CC}$  and the mode selection pin STB the device can enter every mode of operation after the power-up:

- $V_{CC}$  is available and STB input is set to "low" Normal-operating mode
- $V_{CC}$  is disabled and the STB input is set to "low" Forced-receive-only mode
- · STB input is set to "high" Stand-by mode

The device TLT9251VLE powers down when the  $V_{IO}$  supply falls below the undervoltage detection threshold  $(V_{IO} < V_{IO(U,F)})$ , regardless if the transmitter supply  $V_{CC}$  is available or not. The power-down detection is active in every mode of operation.



Figure 5 Power-up and power-down



Figure 6 Power-up and power-down timings



## Changing the mode of operation

#### 7.2 Mode change by the STB pin

When the TLT9251VLE is supplied with the digital voltage  $V_{10}$  the internal logic works and mode change by the mode selection pin STB is possible.

By default the STB input pin is logical "high" due to the internal pull-up current source to  $V_{10}$ . Changing the STB input pin to logical "low" in Stand-by mode triggers a mode change to Normal-operating mode (see Figure 7). To enter Normal-operating mode the transmitter supply  $V_{CC}$  needs to be available.

Stand-by mode can be entered from Normal-operating mode and Forced-receive-only mode by setting the STB pin to logical "high". While changing the mode of operation from Normal-operating mode or Forcedreceive-only mode to Stand-by mode, the transceiver TLT9251VLE turns off the transmitter and switches from the normal-mode receiver to the low-power receiver. Entering Forced-receive-only mode from Stand-by mode is not possible by the STB pin. The device remains in Stand-by mode independently of the  $V_{CC}$  supply voltage.



Figure 7 Mode selection by the STB pin



## Changing the mode of operation

# 7.3 Mode changes by $V_{cc}$ undervoltage

When the transmitter supply  $V_{CC}$  ( $V_{CC} < V_{CC(U/F)}$ ) is in undervoltage condition, the TLT9251VLE might not be able to provide the correct bus levels on the CANH and CANL output pins. To avoid any interference with the network the TLT9251VLE blocks the transmitter and changes the mode of operation when an undervoltage event is detected (see **Figure 8** and **Figure 9**).

In Normal-operating mode an undervoltage event on transmitter supply  $V_{CC}$  ( $V_{CC} < V_{CC(U/F)}$ ) triggers a mode change to Forced-receive-only mode.

In Forced-receive-only mode the undervoltage detection  $V_{\rm CC}$  ( $V_{\rm CC} < V_{\rm CC(U/F)}$ ) is enabled. In Stand-by mode the undervoltage detection is disabled. In these modes the TLT9251VLE can operate without the transmitter supply  $V_{\rm CC}$ .



Figure 8 Mode changes by undervoltage events on  $V_{cc}$ 



Figure 9 Undervoltage on the transmitter supply  $V_{cc}$ 



## Changing the mode of operation

### 7.4 Remote wake-up

The TLT9251VLE has a remote wake-up feature also called bus wake-up feature according to the ISO 11898-2 (2016). In Stand-by mode the low-power receiver monitors the activity on the CAN bus and in case it detects a wake-up pattern it indicates the wake-up signal on the RxD output pin.

The low-power receiver is supplied by the digital supply  $V_{IO}$  and therefore in Stand-by mode the transmitter supply  $V_{CC}$  can be turned off.

In Stand-by mode a wake-up event on the HS CAN is flagged on the RxD output pin (see **Figure 11**). The transceiver remains in the currently selected mode of operation. No mode change is applied due to the wake-up event (see **Figure 10**).



Figure 10 Remote wake-up

A bus wake-up is triggered by a dedicated valid wake-up pattern. The defined wake-up pattern avoids any false wake-up by spikes which might be on the HS CAN bus or by a permanent bus shortage.

The internal wake-up flag will be reset when:

- A mode change to Normal-operating mode is applied during the wake-up pattern.
- A power-down event occurs on the digital supply  $V_{10}$ .

Within the maximum wake-up time  $t_{\text{WAKE}}$ , the wake-up pattern contents a dominant signal with the pulse width  $t_{\text{Filter}}$ , followed by a recessive signal with the pulse width  $t_{\text{Filter}}$  and another dominant signal with the pulse width  $t_{\text{Filter}}$  (see **Figure 11**). The RxD output remains logical "high" as long no wake-up event has been detected.

# High Speed CAN FD Transceiver

## TLT9251VLE



## Changing the mode of operation



Figure 11 Remote wake-up signal

After a wake-up event has been detected the RxD output follows the CANH/CANL input pins. Dominant and recessive signals are indicated on the RxD output as logical "high" and "low" with the delay of  $t_{\rm WU}$  as long their pulse width exceeds the filter time  $t_{\rm Filter}$  (see also **Figure 12**).



Figure 12 RxD signal after wake-up detection

# Fail safe functions



#### Fail safe functions 8

#### 8.1 Short circuit protection

The CANH and CANL bus pins are proven to cope with a short circuit fault against GND and against the supply voltages. A current limiting circuit protects the transceiver against damages. If the device is heating up due to a continuous short on the CANH or CANL, the internal overtemperature protection switches off the bus transmitter.

#### 8.2 **Unconnected logic pins**

All logic input pins have an internal pull-up current source to  $V_{10}$ . In case the  $V_{10}$  and  $V_{CC}$  supply is activated and the logical pins are open, the TLT9251VLE enters into the Stand-by mode by default.

#### 8.3 **TxD time-out function**

The TxD time-out feature protects the CAN bus against permanent blocking in case the logical signal on the TxD pin is continuously "low". A continuous "low" signal on the TxD pin might have its root cause in a lockedup microcontroller or in a short circuit on the printed circuit board, for example.

In Normal-operating mode, a logical "low" signal on the TxD pin for the time  $t > t_{TxD}$  enables the TxD time-out feature and the TLT9251VLE disables the transmitter (see Figure 13). The receiver is still active and the data on the bus continues to be monitored by the RxD output pin.



Figure 13 **TxD time-out function** 

Figure 13 illustrates how the transmitter is deactivated and activated again. A permanent "low" signal on the TxD input pin activates the TxD time-out function and deactivates the transmitter. To release the transmitter after a TxD time-out event, the TLT9251VLE requires a signal change on the TxD input pin from logical "low" to logical "high".

#### 8.4 Overtemperature protection

The TLT9251VLE has an integrated overtemperature detection to protect the TLT9251VLE against thermal overstress of the transmitter. The overtemperature protection is only active in Normal-operating mode. In



### Fail safe functions

case of an overtemperature condition, the temperature sensor will disable the transmitter while the transceiver remains in Normal-operating mode. After the device has cooled down the transmitter is activated again (see Figure 14). A hysteresis is implemented within the temperature sensor.



Figure 14 **Overtemperature proctection** 

#### 8.5 Delay time for mode change

The HS CAN transceiver TLT9251VLE changes the mode of operation within the time window  $t_{
m Mode}$ . During the mode change from Stand-by mode to non-low power mode the RxD output pin is permanently set to logical "high" and does not reflect the status on the CANH and CANL input pins.

After the mode change is completed, the transceiver TLT9251VLE releases the RxD output pin.

# infineon

### **Electrical characteristics**

# 9 Electrical characteristics

The electrical characteristics are specified in the defined temperature range. Beyond this temperature range and below the absolute maximum rating the TLT9251VLE operates as described in the circuit description, parameter deviation is possible.

## 9.1 Functional device characteristics

## Table 6 Electrical characteristics

 $4.5 \text{ V} < V_{CC} < 5.5 \text{ V}; 3.0 \text{ V} < V_{IO} < 5.5 \text{ V}; R_L = 60 \Omega; -40 ^{\circ}\text{C} < T_j < 150 ^{\circ}\text{C};$  all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                          | Symbol                  | Values |      |      | Unit | Note or                                                                                                   | Number   |
|------------------------------------------------------------------------------------|-------------------------|--------|------|------|------|-----------------------------------------------------------------------------------------------------------|----------|
|                                                                                    |                         | Min.   | Тур. | Max. |      | Test Condition                                                                                            |          |
| <b>Current Consumption</b>                                                         | ·                       |        |      |      |      |                                                                                                           |          |
| Current consumption at V <sub>CC</sub><br>Normal-operating,<br>recessive state     | I <sub>CC_R</sub>       | -      | 2    | 4    | mA   | $V_{\text{TXD}} = V_{\text{IO}};$<br>$V_{\text{STB}} = 0 \text{ V};$                                      | P_9.1.1  |
| Current consumption at V <sub>CC</sub><br>Normal-operating mode,<br>dominant state | I <sub>CC_D</sub>       | -      | 38   | 48   | mA   | $V_{\text{TxD}} = V_{\text{STB}} = 0 \text{ V};$                                                          | P_9.1.2  |
| Current consumption at V <sub>IO</sub><br>Normal-operating mode                    | I <sub>IO</sub>         | _      | -    | 1.5  | mA   | $V_{\text{STB}} = 0 \text{ V};$<br>$V_{\text{Diff}} = 0 \text{ V};$<br>$V_{\text{TxD}} = V_{\text{IO}};$  | P_9.1.3  |
| Current consumption at V <sub>CC</sub><br>Stand-by mode                            | I <sub>CC(STB)</sub>    | _      | -    | 5    | μΑ   | $V_{TXD} = V_{STB} = V_{IO};$                                                                             | P_9.1.4  |
| Current consumption at V <sub>IO</sub><br>Stand-by mode                            | I <sub>IO(STB)</sub>    | _      | 7    | 15   | μΑ   | $V_{\text{TxD}} = V_{\text{STB}} = V_{\text{IO}};$<br>0 V < $V_{\text{CC}}$ < 5.5 V;                      | P_9.1.5  |
| Current consumption at $V_{10}$<br>Stand-by mode                                   | I <sub>IO(STB)_85</sub> | _      | -    | 12   | μΑ   | $^{1)}V_{TXD} = V_{STB} = V_{IO};$<br>$T_{J} < 85^{\circ}C;$<br>$0 \ V < V_{CC} < 5.5 \ V;$               | P_9.1.6  |
| Current consumption at $V_{CC}$<br>Forced-receive-only mode                        | I <sub>CC(FROM)</sub>   | _      | -    | 1    | mA   | $V_{TxD} = V_{STB} = 0 \text{ V};$<br>$0 \text{ V} < V_{CC} < V_{CC(UV,F)};$<br>$V_{Diff} = 0 \text{ V};$ | P_9.1.10 |
| Current consumption at V <sub>IO</sub><br>Forced-receive-only mode                 | I <sub>IO(FROM)</sub>   | -      | 0.8  | 1.5  | mA   | $V_{TXD} = V_{STB} = 0 \text{ V};$<br>$0 \text{ V} < V_{CC} < V_{CC(UV,F)};$<br>$V_{Diff} = 0 \text{ V};$ | P_9.1.11 |
| Supply resets                                                                      |                         |        |      |      |      |                                                                                                           |          |
| $V_{\rm CC}$ undervoltage monitor rising edge                                      | $V_{\rm CC(UV,R)}$      | 3.8    | 4.35 | 4.5  | V    | _                                                                                                         | P_9.1.12 |
| V <sub>CC</sub> undervoltage monitor falling edge                                  | V <sub>CC(UV,F)</sub>   | 3.8    | 4.25 | 4.5  | V    | -                                                                                                         | P_9.1.13 |
| V <sub>CC</sub> undervoltage monitor hysteresis                                    | V <sub>CC(UV,H)</sub>   | -      | 100  | -    | mV   | 1)                                                                                                        | P_9.1.14 |
| V <sub>IO</sub> undervoltage monitor rising edge                                   | $V_{\rm IO(UV,R)}$      | 2.0    | 2.55 | 3.0  | V    | _                                                                                                         | P_9.1.15 |



## **Electrical characteristics**

#### **Electrical characteristics** (cont'd) Table 6

 $4.5 \text{ V} < V_{\text{CC}} < 5.5 \text{ V}; 3.0 \text{ V} < V_{\text{IO}} < 5.5 \text{ V}; R_{\text{L}} = 60 \Omega; -40 ^{\circ}\text{C} < T_{\text{j}} < 150 ^{\circ}\text{C};$  all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                         | Symbol                                      | Values                   |                          |                          | Unit | Note or                                                                                 | Number   |
|---------------------------------------------------|---------------------------------------------|--------------------------|--------------------------|--------------------------|------|-----------------------------------------------------------------------------------------|----------|
|                                                   |                                             | Min.                     | Тур.                     | Max.                     |      | <b>Test Condition</b>                                                                   |          |
| V <sub>IO</sub> undervoltage monitor falling edge | $V_{\rm IO(UV,F)}$                          | 2.0                      | 2.4                      | 3.0                      | V    | -                                                                                       | P_9.1.16 |
| V <sub>IO</sub> undervoltage monitor hysteresis   | $V_{\rm IO(UV,H)}$                          | _                        | 150                      | -                        | mV   | 1)                                                                                      | P_9.1.17 |
| $V_{\rm CC}$ undervoltage delay time              | $t_{ m Delay(UV)\_F}$ $t_{ m Delay(UV)\_R}$ | _                        | -                        | 30<br>100                | μs   | 1) (see <b>Figure 9</b> );                                                              | P_9.1.18 |
| V <sub>IO</sub> delay time power-up               | $t_{PON}$                                   | -                        | _                        | 280                      | μs   | 1) (see <b>Figure 6</b> );                                                              | P_9.1.19 |
| V <sub>IO</sub> delay time power-down             | $t_{POFF}$                                  | -                        | _                        | 100                      | μs   | 1) (see <b>Figure 6</b> );                                                              | P_9.1.20 |
| Receiver output RxD                               |                                             |                          |                          |                          |      |                                                                                         | <b>"</b> |
| "High" level output current                       | $I_{RxD,H}$                                 | _                        | -4                       | -1                       | mA   | $V_{\text{RxD}} = V_{\text{IO}} - 0.4 \text{ V};$<br>$V_{\text{Diff}} < 0.5 \text{ V};$ | P_9.1.21 |
| "Low" level output current                        | $I_{RxD,L}$                                 | 1                        | 4                        | -                        | mA   | $V_{RxD} = 0.4 \text{ V};$<br>$V_{Diff} > 0.9 \text{ V};$                               | P_9.1.22 |
| Transmission input TxD                            |                                             |                          |                          |                          |      |                                                                                         |          |
| "High" level input voltage threshold              | $V_{TxD,H}$                                 | _                        | 0.5<br>× V <sub>IO</sub> | 0.7<br>× V <sub>IO</sub> | V    | recessive state;                                                                        | P_9.1.26 |
| "Low" level input voltage threshold               | $V_{TxD,L}$                                 | 0.3<br>× V <sub>IO</sub> | 0.4<br>× V <sub>IO</sub> | -                        | V    | dominant state;                                                                         | P_9.1.27 |
| Input hysteresis                                  | $V_{\rm HYS(TxD)}$                          | -                        | 200                      | _                        | mV   | 1)                                                                                      | P_9.1.28 |
| "High" level input current                        | $I_{TxD,H}$                                 | -2                       | _                        | 2                        | μΑ   | $V_{TXD} = V_{IO};$                                                                     | P_9.1.29 |
| "Low" level input current                         | $I_{TxD,L}$                                 | -200                     | _                        | -20                      | μΑ   | $V_{TxD} = 0 \text{ V};$                                                                | P_9.1.30 |
| Input capacitance                                 | $C_{TxD}$                                   | _                        | _                        | 10                       | pF   | 1)                                                                                      | P_9.1.31 |
| TxD permanent dominant time-out, optional         | $t_{TxD}$                                   | 1                        | _                        | 4                        | ms   | Normal-operating mode;                                                                  | P_9.1.32 |
| stand-by input STB                                |                                             |                          |                          |                          |      |                                                                                         |          |
| "High" level input voltage threshold              | $V_{\rm STB,H}$                             | -                        | 0.5<br>× V <sub>IO</sub> | 0.7<br>× V <sub>IO</sub> | V    | Stand-by mode;                                                                          | P_9.1.36 |
| "Low" level input voltage threshold               | $V_{\rm STB,L}$                             | 0.3<br>× V <sub>IO</sub> | 0.4<br>× V <sub>IO</sub> | -                        | V    | Normal-operating mode;                                                                  | P_9.1.37 |
| "High" level input current                        | I <sub>STB,H</sub>                          | -2                       | _                        | 2                        | μΑ   | $V_{\rm STB} = V_{\rm IO};$                                                             | P_9.1.38 |
| "Low" level input current                         | I <sub>STB,L</sub>                          | -200                     | _                        | -20                      | μΑ   | $V_{\text{STB}} = 0 \text{ V};$                                                         | P_9.1.39 |
| Input hysteresis                                  | V <sub>HYS(STB)</sub>                       | -                        | 200                      | _                        | mV   | 1)                                                                                      | P_9.1.42 |
| Input capacitance                                 | C <sub>(STB)</sub>                          | _                        | _                        | 10                       | pF   | 1)                                                                                      | P_9.1.43 |
| Bus receiver                                      | (0.2)                                       | -1                       |                          |                          | _    | 1                                                                                       | 1        |
| Differential range dominant Normal-operating mode | $V_{\mathrm{Diff\_D\_Range}}$               | 0.9                      | -                        | 8.0                      | V    | $-12 \text{ V} \le V_{\text{CMR}} \le 12 \text{ V};$                                    | P_9.1.46 |



### **Electrical characteristics**

#### **Electrical characteristics** (cont'd) Table 6

4.5 V <  $V_{\rm CC}$  < 5.5 V; 3.0 V <  $V_{\rm IO}$  < 5.5 V;  $R_{\rm L}$  = 60  $\Omega$ ; -40 °C <  $T_{\rm j}$  < 150 °C; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                                                       | Symbol                                                           | Values |      |      | Unit | Note or                                                                                                                          | Number   |
|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                                 |                                                                  | Min.   | Тур. | Max. |      | Test Condition                                                                                                                   |          |
| Differential range recessive<br>Normal-operating mode                                                           | V <sub>Diff_R_Range</sub>                                        | -3.0   | -    | 0.5  | V    | -12 V ≤ V <sub>CMR</sub> ≤ 12 V;                                                                                                 | P_9.1.48 |
| Differential receiver hysteresis<br>Normal-operating mode                                                       | $V_{\rm Diff,hys}$                                               |        | 30   |      | mV   | 1)                                                                                                                               | P_9.1.49 |
| Differential range threshold<br>dominant<br>Stand-by mode                                                       | $V_{ m Diff\_D\_STB\_R}$ ange                                    | 1.15   | -    | 8.0  | V    | $-12 \text{ V} \le V_{\text{CMR}} \le 12 \text{ V};$                                                                             | P_9.1.50 |
| Differential range recessive<br>Stand-by mode                                                                   | $V_{\mathrm{Diff\_R\_STB\_R}}$ ange                              | -3.0   | _    | 0.4  | V    | $-12 \text{ V} \le V_{\text{CMR}} \le 12 \text{ V};$                                                                             | P_9.1.51 |
| Common mode range                                                                                               | CMR                                                              | -12    | -    | 12   | V    | _                                                                                                                                | P_9.1.52 |
| Single ended internal resistance                                                                                | R <sub>CAN_H</sub> ,<br>R <sub>CAN_L</sub>                       | 6      | _    | 50   | kΩ   | recessive state;<br>$-2 \text{ V} \le V_{\text{CANH}} \le 7 \text{ V};$<br>$-2 \text{ V} \le V_{\text{CANL}} \le 7 \text{ V};$   | P_9.1.53 |
| Differential internal resistance                                                                                | R <sub>Diff</sub>                                                | 12     | -    | 100  | kΩ   | recessive state;<br>$-2 \text{ V} \le V_{\text{CANH}} \le 7 \text{ V};$<br>$-2 \text{ V} \le V_{\text{CANL}} \le 7 \text{ V};$   | P_9.1.54 |
| Input resistance deviation between CANH and CANL                                                                | $\Delta R_{\rm i}$                                               | -3     | _    | 3    | %    | <sup>1)</sup> recessive state;<br>$V_{CANH} = V_{CANL} = 5 \text{ V};$                                                           | P_9.1.55 |
| Input capacitance CANH,<br>CANL versus GND                                                                      | C <sub>In</sub>                                                  | -      | 20   | 40   | pF   | <sup>2)</sup> recessive state                                                                                                    | P_9.1.56 |
| Differential input capacitance                                                                                  | $C_{InDiff}$                                                     | -      | 10   | 20   | pF   | <sup>2)</sup> recessive state                                                                                                    | P_9.1.57 |
| Bus transmitter                                                                                                 |                                                                  |        |      |      |      |                                                                                                                                  |          |
| CANL, CANH recessive output voltage Normal-operating mode                                                       | $V_{CANL,H}$                                                     | 2.0    | 2.5  | 3.0  | V    | $V_{TXD} = V_{IO};$<br>no load;                                                                                                  | P_9.1.58 |
| CANH, CANL recessive<br>output voltage difference<br>Normal-operating mode                                      | $V_{\text{Diff}_{-R}_{-NM}} = V_{\text{CANH}} - V_{\text{CANL}}$ | -50    | -    | 50   | mV   | $V_{\text{TXD}} = V_{\text{IO}};$<br>no load;                                                                                    | P_9.1.59 |
| CANL dominant<br>output voltage<br>Normal-operating mode                                                        | $V_{CANL}$                                                       | 0.5    | -    | 2.25 | V    | $V_{TXD} = 0 \text{ V};$<br>$50 \Omega < R_{L} < 65 \Omega;$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V};$                      | P_9.1.60 |
| CANH dominant<br>output voltage<br>Normal-operating mode                                                        | $V_{CANH}$                                                       | 2.75   | -    | 4.5  | V    | $V_{TXD} = 0 \text{ V};$<br>$50 \Omega < R_{L} < 65 \Omega;$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V};$                      | P_9.1.61 |
| Differential voltage dominant<br>Normal-operating mode<br>$V_{\text{Diff}} = V_{\text{CANH}} - V_{\text{CANL}}$ | $V_{\mathrm{Diff\_D\_NM}}$                                       | 1.5    | 2.0  | 2.5  | V    | $V_{TxD} = 0 \text{ V};$<br>$50 \Omega < R_L < 65 \Omega;$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V};$                        | P_9.1.62 |
| Differential voltage dominant<br>extended bus load<br>Normal-operating mode                                     | $V_{Diff\_EXT\_BL}$                                              | 1.4    | 2.0  | 3.3  | V    | $V_{\text{TXD}} = 0 \text{ V};$<br>$45 \Omega < R_{\text{L}} < 70 \Omega;$<br>$4.75 \text{ V} < V_{\text{CC}} < 5.25 \text{ V};$ | P_9.1.63 |



### **Electrical characteristics**

#### **Electrical characteristics** (cont'd) Table 6

 $4.5~\textrm{V}~<\textit{V}_{\textrm{CC}}~<5.5~\textrm{V}; 3.0~\textrm{V}~<\textit{V}_{\textrm{IO}}~<5.5~\textrm{V}; \textit{R}_{\textrm{L}}~=60~\Omega; -40~\textrm{°C}~<\textit{T}_{\textrm{j}}~<150~\textrm{°C}; all~voltages~with~respect~to~ground; positive~constraints. The substitute of the constraints of th$ current flowing into pin; unless otherwise specified.

| Parameter                                                                        | Symbol                     |                       | Value                 | S                     | Unit | Note or                                                                                                                                                                | Number    |
|----------------------------------------------------------------------------------|----------------------------|-----------------------|-----------------------|-----------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|                                                                                  |                            | Min.                  | Тур.                  | Max.                  |      | <b>Test Condition</b>                                                                                                                                                  |           |
| Differential voltage dominant<br>high extended bus load<br>Normal-operating mode | V <sub>Diff_HEXT_BL</sub>  | 1.5                   | -                     | 5.0                   | V    | $V_{TXD} = 0 \text{ V};$<br>$R_L = 2240 \Omega;$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V};$<br>static behavior; <sup>1)</sup>                                      | P_9.1.64  |
| CANH, CANL recessive output voltage difference Stand-by mode                     | $V_{Diff\_STB}$            | -0.2                  | -                     | 0.2                   | V    | no load;                                                                                                                                                               | P_9.1.65  |
| CANL, CANH recessive output voltage Stand-by mode                                | $V_{CANL,H}$               | -0.1                  | -                     | 0.1                   | V    | no load;                                                                                                                                                               | P_9.1.66  |
| Driver symmetry $(V_{\text{SYM}} = V_{\text{CANH}} + V_{\text{CANL}})$           | $V_{SYM}$                  | 0.9 × V <sub>CC</sub> | 1.0 × V <sub>CC</sub> | 1.1 × V <sub>CC</sub> | V    | <sup>1) 3)</sup> $C_1 = 4.7 \text{ nF};$                                                                                                                               | P_9.1.67  |
| CANL short circuit current                                                       | I <sub>CANLsc</sub>        | 40                    | 75                    | 115                   | mA   | $V_{\text{CANLshort}} = 18 \text{ V};$<br>$t < t_{\text{TxD}};$<br>$V_{\text{TxD}} = 0 \text{ V};$                                                                     | P_9.1.68  |
| CANH short circuit current                                                       | I <sub>CANHsc</sub>        | -115                  | -75                   | -40                   | mA   | $V_{\text{CANHshort}} = -3 \text{ V};$<br>$t < t_{\text{TxD}};$<br>$V_{\text{TxD}} = 0 \text{ V};$                                                                     | P_9.1.70  |
| Leakage current, CANH                                                            | I <sub>CANH,lk</sub>       | -5                    | -                     | 5                     | μΑ   | $V_{CC} = V_{IO} = 0 \text{ V};$<br>$0 \text{ V} < V_{CANH} \le 5 \text{ V};$<br>$V_{CANH} = V_{CANL};$                                                                | P_9.1.71  |
| Leakage current, CANL                                                            | I <sub>CANL,lk</sub>       | -5                    | -                     | 5                     | μΑ   | $V_{CC} = V_{IO} = 0 \text{ V};$ $0 \text{ V} < V_{CANL} \le 5 \text{ V};$ $V_{CANH} = V_{CANL};$                                                                      | P_9.1.72  |
| CANH, CANL output voltage<br>difference slope, recessive to<br>dominant          | V <sub>diff_slope_rd</sub> | -                     | -                     | 70                    | V/µs | <sup>1)</sup> 30 % to 70 % of<br>measured differential<br>bus voltage;<br>$C_2$ = 100 pF; $R_L$ = 60 Ω;<br>4.75 V < $V_{CC}$ < 5.25 V;                                 | P_9.1.190 |
| CANH, CANL output voltage<br>difference slope, dominant to<br>recessive          | $V_{ m diff\_slope\_dr}$   | -                     | -                     | 70                    | V/µs | <sup>1)</sup> 70 % to 30 % of<br>measured differential<br>bus voltage;<br>$C_2 = 100 \text{ pF}$ ; $R_L = 60 \Omega$ ;<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V}$ ; | P_9.1.191 |
| Dynamic CAN-transceiver cha                                                      | aracteristics              | ;                     |                       |                       |      |                                                                                                                                                                        |           |
| Propagation delay<br>TxD-to-RxD                                                  | $t_{Loop}$                 | 80                    | -                     | 215                   | ns   | $C_1 = 0 \text{ pF};$<br>$C_2 = 100 \text{ pF};$<br>$C_{RXD} = 15 \text{ pF};$<br>(see <b>Figure 16</b> )                                                              | P_9.1.73  |

### **Electrical characteristics**

#### Table 6 **Electrical characteristics** (cont'd)

 $4.5 \text{ V} < V_{CC} < 5.5 \text{ V}; 3.0 \text{ V} < V_{IO} < 5.5 \text{ V}; R_L = 60 \Omega; -40 ^{\circ}\text{C} < T_j < 150 ^{\circ}\text{C};$  all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                                                                          | Symbol                   |      | Value | S    | Unit | Note or<br>Test Condition                                                                                        | Number   |
|------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|-------|------|------|------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                                                    |                          | Min. | Тур.  | Max. |      |                                                                                                                  |          |
| Propagation delay<br>increased load<br>TxD-to-RxD                                                                                  | t <sub>Loop_150</sub>    | 80   | -     | 330  | ns   | $^{1)}C_1 = 0 \text{ pF};$<br>$C_2 = 100 \text{ pF};$<br>$C_{RxD} = 15 \text{ pF};$<br>$R_L = 150 \Omega;$       | P_9.1.74 |
| Delay Times                                                                                                                        |                          |      | •     |      |      |                                                                                                                  | ·        |
| Delay time for mode change                                                                                                         | $t_{Mode}$               | -    | -     | 20   | μs   | 1)                                                                                                               | P_9.1.79 |
| CAN activity filter time                                                                                                           | t <sub>Filter</sub>      | 0.5  | -     | 1.8  | μs   | 1) (see <b>Figure 11</b> );                                                                                      | P_9.1.81 |
| Bus wake-up time-out                                                                                                               | t <sub>Wake</sub>        | 0.8  | -     | 10   | ms   | 1) (see <b>Figure 11</b> );                                                                                      | P_9.1.82 |
| Bus wake-up delay time                                                                                                             | $t_{WU}$                 | -    | -     | 5    | μs   | (see <b>Figure 11</b> );                                                                                         | P_9.1.83 |
| CAN FD characteristics                                                                                                             |                          |      |       |      |      |                                                                                                                  |          |
| Received recessive bit width at 2 MBit/s                                                                                           | t <sub>Bit(RxD)_2M</sub> | 400  | 500   | 550  | ns   | $C_2 = 100 \text{ pF};$<br>$C_{RxD} = 15 \text{ pF};$<br>$t_{Bit} = 500 \text{ ns};$<br>(see <b>Figure 17</b> ); | P_9.1.84 |
| Received recessive bit width at 5 MBit/s                                                                                           | t <sub>Bit(RxD)_5M</sub> | 120  | 200   | 220  | ns   | $C_2 = 100 \text{ pF};$<br>$C_{RxD} = 15 \text{ pF};$<br>$t_{Bit} = 200 \text{ ns};$<br>(see Figure 17);         | P_9.1.85 |
| Transmitted recessive bit width at 2 MBit/s                                                                                        | t <sub>Bit(Bus)_2M</sub> | 435  | 500   | 530  | ns   | $C_2 = 100 \text{ pF};$<br>$C_{RXD} = 15 \text{ pF};$<br>$t_{Bit} = 500 \text{ ns};$<br>(see Figure 17);         | P_9.1.86 |
| Transmitted recessive bit width at 5 MBit/s                                                                                        | t <sub>Bit(Bus)_5M</sub> | 155  | 200   | 210  | ns   | $C_2 = 100 \text{ pF};$<br>$C_{RXD} = 15 \text{ pF};$<br>$t_{Bit} = 200 \text{ ns};$<br>(see Figure 17);         | P_9.1.87 |
| Receiver timing symmetry at 2 MBit/s $\Delta t_{\text{Rec}\_2M} = t_{\text{Bit}(\text{RxD})\_2M} - t_{\text{Bit}(\text{Bus})\_2M}$ | $\Delta t_{ m Rec\_2M}$  | -65  | _     | 40   | ns   | $C_2 = 100 \text{ pF};$<br>$C_{RXD} = 15 \text{ pF};$<br>$t_{Bit} = 500 \text{ ns};$<br>(see Figure 17);         | P_9.1.88 |
| Receiver timing symmetry at 5 MBit/s $\Delta t_{\text{Rec}\_5M} = t_{\text{Bit}(\text{RxD})\_5M} - t_{\text{Bit}(\text{Bus})\_5M}$ | $\Delta t_{ m Rec\_5M}$  | -45  | _     | 15   | ns   | $C_2 = 100 \text{ pF};$<br>$C_{RXD} = 15 \text{ pF};$<br>$t_{Bit} = 200 \text{ ns};$<br>(see <b>Figure 17</b> ); | P_9.1.89 |

<sup>1)</sup> Not subject to production test, specified by design

<sup>2)</sup> Not subject to production test, specified by design, S2P-Method; f = 10 MHz

<sup>3)</sup> VSYM shall be observed during dominant and recessive state and also during the transition from dominant to recessive and vice versa, while TxD is stimulated by a square wave signal with a frequency of 1 MHz.

## TLT9251VLE

# infineon

### **Electrical characteristics**

# 9.2 Diagrams



Figure 15 Test circuit for dynamic characteristics



Figure 16 Timing diagrams for dynamic characteristics



Figure 17 Recessive bit time for five dominant bits followed by one recessive bit

**Application information** 

#### **Application information** 10

#### 10.1 ESD robustness according to IEC61000-4-2

Tests for ESD robustness according to IEC61000-4-2 "Gun test" (150 pF, 330  $\Omega$ ) have been performed. The results and test conditions are available in a separate test report.

Table 7 ESD robustness according to IEC61000-4-2

| Performed Test                                                  | Result | Unit | Remarks           |
|-----------------------------------------------------------------|--------|------|-------------------|
| Electrostatic discharge voltage at pin CANH and CANL versus GND | ≥+11   | kV   | 1)Positive pulse  |
| Electrostatic discharge voltage at pin CANH and CANL versus GND | ≤-11   | kV   | 1) Negative pulse |

<sup>1)</sup> Not subject to production test. ESD susceptibility "ESD GUN" according to GIFT / ICT paper: "EMC Evaluation of CAN Transceivers, version IEC TS62228", section 4.3. (DIN EN61000-4-2) Tested by external test facility (IBEE Zwickau)

#### **Application example** 10.2



Figure 18 **Application circuit** 



## **Application information**

# 10.3 Voltage adaption to the microcontroller supply

To adapt the digital input and output levels of the TLT9251VLE to the I/O levels of the microcontroller, connect the power supply pin  $V_{1O}$  to the microcontroller voltage supply (see **Figure 18**).

Note:

In case no dedicated digital supply voltage  $V_{IO}$  is required in the application, connect the digital supply voltage  $V_{IO}$  to the transmitter supply  $V_{CC}$ .

# 10.4 Further application information

For further information you may visit: http://www.infineon.com/automotive-transceiver



**Package outline** 

# 11 Package outline



Figure 19 PG-TSON-8 (Plastic Thin Small Outline Nonleaded)

## **Green product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS compliant (i.e. Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

Rev. 1.0

# **High Speed CAN FD Transceiver**

# TLT9251VLE



**Revision history** 

### **Revision history** 12

| Revision | Date       | Changes           |
|----------|------------|-------------------|
| 1.0      | 2019-10-08 | Initial datasheet |

### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2019-10-08 Published by Infineon Technologies AG 81726 Munich, Germany

© 2019 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference Z8F66182058

### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.