

# TLE8080EM

## **Engine Management IC for Small Engines**



## 1 Overview

#### Features

- Supply 5 V (+/-2%), 250 mA
- K-line transceiver (ISO 9141)
- Serial Peripheral Interface (SPI)
- 4 low side driver for inductive loads with overtemperature and overcurrent protection and open load/short to GND in off diagnosis:
  - 2 low side switches with maximum operation of 2.6 A
  - 2 low side switches with maximum operation of 350 mA
- 1 low side driver for resistive loads with maximum operation current of 3 A including overtemperature and overcurrent protection
- Configurable variable reluctance sensor interface
- Reset output and 5 V undervoltage detection
- Watchdog
- Green Product (RoHS compliant)
- AEC Qualified

#### Description

The TLE8080EM is an engine management IC based on Infineon Smart Power Technology (SPT). It is protected by embedded protection functions and integrates a power supply, K-line, SPI, variable reluctance sensor interface and power stages to drive different loads in an engine management system. It provides a compact and cost optimized solution for engine management systems. It is very suitable for one cylinder motorcycle engine management systems.

#### TLE8080-2EM and TLE8080-3EM

TLE8080-2EM differs from the main version in parameters **"V5DD reset threshold for TLE8080-2EM and TLE8080-3EM**" and **"Power on reset delay time for TLE8080-2EM**" in **Chapter 5.4**.

TLE8080-3EM differs from the main version in parameter "V5DD reset threshold for TLE8080-2EM and TLE8080-3EM" in Chapter 5.4.

| Туре        | Package   | Marking     |
|-------------|-----------|-------------|
| TLE8080EM   | PG-SSOP24 | TLE8080EM   |
| TLE8080-2EM | PG-SSOP24 | TLE8080-2EM |
| TLE8080-3EM | PG-SSOP24 | TLE8080-3EM |





# Table of contents

| 1                                               | Overview                                                                                                                                                                        | . 1                  |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 2                                               | Block diagram                                                                                                                                                                   | . 3                  |
| <b>3</b><br>3.1<br>3.2                          | Pin configuration                                                                                                                                                               | . 4                  |
| 4                                               | General product characteristics                                                                                                                                                 | . 6                  |
| <b>5</b><br>5.1<br>5.2<br>5.3<br>5.4            | <b>5 V supply, reset and supervision</b><br>5 V supply<br>Power on reset and reset output<br>Watchdog operation<br>Electrical characteristics 5 V supply, reset and supervision | . 8<br>. 8<br>. 9    |
| <b>6</b><br>6.1<br>6.2                          | Power stagesLow side switchesElectrical characteristics low side switches                                                                                                       | 13                   |
| <b>7</b><br>7.1                                 | Variable reluctance sensor (VRS ) interfaceElectrical characteristics VR sensor interface                                                                                       |                      |
| <b>8</b><br>8.1<br>8.2<br>8.2.1<br>8.2.2<br>8.3 | Serial peripheral interface (SPI)                                                                                                                                               | 23<br>23<br>25<br>28 |
| <b>9</b><br>9.1<br>9.2                          | K-line          K-line          Electrical characteristics K-line                                                                                                               | 33                   |
| 10                                              | Package outlines                                                                                                                                                                | 36                   |
| 11                                              | Revision history                                                                                                                                                                | 37                   |



Block diagram

## 2 Block diagram



Figure 1 Block diagram



Pin configuration

## **3** Pin configuration

#### 3.1 Pin assignment



Figure 2 Pin configuration

## **3.2** Pin definitions and functions

| Pin | Symbol | Function                                                                            |
|-----|--------|-------------------------------------------------------------------------------------|
| 1   | KIO    | K-Line Bus Connection                                                               |
| 2   | VS     | Battery Voltage: Block to AGND directly at the IC with min. 100nF ceramic capacitor |
| 3   | OUT5   | Output Channel 5                                                                    |
| 4   | OUT4   | Output Channel 4                                                                    |
| 5   | OUT3   | Output Channel 3                                                                    |
| 6   | PGND   | Power Ground: internally connected to pin 9, connect externally to pin 9            |
| 7   | OUT2   | Output Channel 2                                                                    |
| 8   | OUT1   | Output Channel 1                                                                    |
| 9   | PGND   | <b>Power Ground:</b> internally connected to pin 6, connect externally to pin 6     |
| 10  | VR_IN1 | VR Sensor Interface Input 1                                                         |
| 11  | VR_IN2 | VR Sensor Interface Input 2                                                         |
| 12  | WD_DIS | Watchdog Disable: high active; internal pull down                                   |
| 13  | VR_OUT | VR Sensor Output                                                                    |
| 14  | SO     | SPI Slave Output: high impedance                                                    |
| 15  | SI     | SPI Slave Input: internal pull down                                                 |
| 16  | SCLK   | SPI Clock Input: internal pull down                                                 |
| 17  | CSN    | SPI Chip Select Input: low active; internal pull up                                 |
| 18  | IN1    | Control Input Channel 1: internal pull down                                         |



#### Pin configuration

| Pin | Symbol         | Function                                                                                                           |
|-----|----------------|--------------------------------------------------------------------------------------------------------------------|
| 19  | IN3            | Control Input Channel 3: internal pull down                                                                        |
| 20  | NRO            | Reset Output: low active, open drain                                                                               |
| 21  | V5DD           | 5V Supply Output: connected to external blocking capacitor                                                         |
| 22  | AGND           | Analog Ground: connected to system logic ground                                                                    |
| 23  | RX             | K-Line Receive Output: logic output of data received from the K-Line bus KIO                                       |
| 24  | ТХ             | <b>K-Line Transmit Input:</b> logic level input for data to be transmitted on the K-Line bus KIO; internal pull up |
| 25  | Exposed<br>Pad | Substrate Connection: must be connected to PGND externally on PCB                                                  |



**General product characteristics** 

## 4 General product characteristics

#### Table 1Absolute maximum ratings 1)

 $T_j$  = -40°C to +150°C: All voltages with respect to ground unless otherwise specified. Positive current flowing into pin (unless otherwise specified)

| Parameter                                                 | Symbol                     | Values    |   | s              | Unit | Note or                                             | Number    |  |
|-----------------------------------------------------------|----------------------------|-----------|---|----------------|------|-----------------------------------------------------|-----------|--|
|                                                           |                            | Min. Typ. |   | Max.           | _    | <b>Test Condition</b>                               |           |  |
| Voltages                                                  | 1                          |           |   |                |      | 1                                                   |           |  |
| Supply voltage VS                                         | V <sub>VS</sub>            | -0.3      | - | 40             | V    | -                                                   | P_4.1.1   |  |
| Supply voltage V5DD                                       | V <sub>V5DD</sub>          | -0.3      | - | 5.5            | V    | -                                                   | P_4.1.2   |  |
| Input voltage on pins IN1, IN3, SCLK, SI, WD_DIS          | V <sub>x</sub>             | -0.3      | - | 5.5            | V    | -                                                   | P_4.1.3 a |  |
| Input voltage on pins CSN, TX                             | V <sub>x</sub>             | -0.3      | - | V5DD<br>+0.3 V | V    | -                                                   | P_4.1.3 k |  |
| Input voltage VR_IN1, VR_IN2                              | V <sub>VR_IN1/2</sub>      | -0.3      | - | 5.5            | V    | see also 4.2.1 and 4.2.2                            | P_4.1.4   |  |
| DC voltage on pins OUT1-5                                 | V <sub>x</sub>             | -0.3      | - | 30             | V    | respect to PGND<br>all channels are<br>switched off | P_4.1.5   |  |
| DC voltage on pins VR_OUT,<br>SO, RX, NRO                 | V <sub>x</sub>             | -0.3      | - | 5.5            | V    | I <sub>x</sub> <1 mA                                | P_4.1.6   |  |
| DC voltage AGND to PGND                                   | V <sub>x</sub>             | -0.3      | - | 0.3            | V    |                                                     | P_4.1.7   |  |
| DC voltage on pin KIO                                     | V <sub>KIO</sub>           | -1        | - | 35             | V    | respect to PGND<br>KIO is switched off              | P_4.1.8   |  |
| Currents                                                  |                            |           |   |                |      |                                                     | <u>.</u>  |  |
| Input current between VR_IN1<br>and VR_IN2                | I <sub>VR_IN1,VR_IN2</sub> |           | - | 50             | mA   | -                                                   | P_4.2.1   |  |
| Input current VR_IN1, VR_IN2<br>to GND                    | I <sub>VR_IN1/2,GND</sub>  |           | - | 10             | mA   | -                                                   | P_4.2.2   |  |
| Temperatures                                              | 1                          | -         |   |                | 4    | 1                                                   |           |  |
| Junction temperature                                      | T <sub>j</sub>             | -40       | - | 150            | °C   | -                                                   | P_4.3.1   |  |
| Storage temperature                                       | T <sub>stg</sub>           | -55       | - | 150            | °C   | -                                                   | P_4.3.2   |  |
| ESD susceptibility                                        |                            |           |   |                |      |                                                     |           |  |
| ESD resistivity all Pins to GND                           | V <sub>ESD</sub>           | -2        | - | 2              | kV   | HBM <sup>2)</sup>                                   | P_4.4.1   |  |
| ESD resistivity all Pins to GND                           | V <sub>ESD</sub>           | -500      | - | 500            | V    | CDM <sup>3)</sup>                                   | P_4.4.2   |  |
| ESD resistivity Pin 1, 12, 13, 24<br>(corner pins) to GND | V <sub>ESD1,19,20,36</sub> | -750      | - | 750            | V    | CDM <sup>3)</sup>                                   | P_4.4.3   |  |

1) Not subject to production test, specified by design.

2) ESD susceptibility, HBM according to EIA/JESD 22-A114B.

3) ESD susceptibility, Charged Device Model "CDM" EIA/JESD22-C101 or ESDA STM5.3.1.



#### **General product characteristics**

#### Notes

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

#### Table 2 Functional range

| Parameter             | r Symbol Values |      |      | Unit | Note or | Number         |         |
|-----------------------|-----------------|------|------|------|---------|----------------|---------|
|                       |                 | Min. | Тур. | Max. | -       | Test Condition |         |
| Supply voltage        | Vs              | 6    | _    | 40   | V       | -              | P_4.5.1 |
| Junction Ttemperature | Tj              | -40  | -    | 150  | °C      | -              | P_4.5.2 |

*Note:* Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### Table 3 Thermal resistance

| Parameter           | Symbol | Values |      | Unit | <b>NoteorTest Condition</b> | Number |         |
|---------------------|--------|--------|------|------|-----------------------------|--------|---------|
|                     |        | Min.   | Тур. | Max. |                             |        |         |
| Junction to case    | RthJC  | _      | 7    | -    | K/W                         | 1)     | P_4.6.1 |
| Junction to ambient | RthJA  | -      | 29   | -    | K/W                         | 1) 2)  | P_4.6.2 |

1) Not subject to production test, specified by design.

 Specified R<sub>thJA</sub> value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 μm Cu, 2 x 35 μm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.



5 V supply, reset and supervision

## 5 5 V supply, reset and supervision

#### 5.1 5 V supply

The TLE8080EM integrates a voltage regulator for load currents up to 250 mA. The input voltage at VS is regulated to 5 V on V5DD with a precision of  $\pm 2\%$ . The design allows to achieve stable operation even with ceramic output capacitors down to 470 nF. It is protected against overload, short circuit, and over temperature conditions. For low drop operation, a charge pump is implemented.



Figure 3 5 V supply

#### 5.2 Power on reset and reset output

The reset output NRO is an open drain output. When the level of  $V_{V5DD}$  reaches the reset threshold ( $V_{RT}$ ) (increasing voltage  $V_{V5DD}$ ) the signal at NRO remains low for the power-up reset delay time ( $t_{RD}$ ). The reset function and timing is illustrated in **Figure 4**. The reset reaction time ( $t_{RR}$ ) avoids wrong triggering caused by short "glitches" on the V5DD-line. In case of V5DD power down (decreasing voltage;  $V_{V5DD} < V_{RT}$  for  $t < t_{RR}$ ) a logic low signal is generated at the pin NRO to reset an external micro controller. The level of the reset threshold for increasing  $V_{V5DD}$  is for the hysteresis ( $V_{RH}$ ) higher than the level for decreasing  $V_{V5DD}$ .

With an active reset all power stages and the K-Line output are disabled and SPI commands are ignored.



#### 5 V supply, reset and supervision



Figure 4 Reset Timing Diagram

#### 5.3 Watchdog operation

The TLE8080EM integrates a watchdog function which monitors the correct SPI communication with the micro controller. A watchdog disable pin (WD\_DIS) with an internal pull down current source is implemented. With a high level the watchdog function is disabled.

For enabled watchdog function after power-up reset delay time ( $t_{RD}$ ), valid SPI communication from the micro controller must occur within the watchdog period ( $t_{WP}$ ) specified in the electrical characteristics. A restart of the watchdog period is done with a low to high transition of the CSN pin of a valid transmission of a 16 bit message.

A reset is generated (NRO goes LOW) for the time ( $t_{WR}$ ) if there is no restart during the watchdog period as shown in **Figure 5**.

Status after watchdog overflow:

- all outputs are switched off
- SPI registers are not influenced
- Watchdog Time Out bit in SPI status register is set

• first answer to SPI communication is the content of the status register

Switching of Outputs and reset of Watchdog Time Out Bit after watchdog overflow:

- Outputs 1 and 3 will be switched on with an positive edge at IN1 respectively IN3
- Outputs 2, 4 and 5 will be switched on with a write command to CMD register
- the watchdog time out bit will be reset with the rising edge of CSN of the first read command of the status register



#### 5 V supply, reset and supervision



Figure 5 Watchdog timing diagram



5 V supply, reset and supervision

## 5.4 Electrical characteristics 5 V supply, reset and supervision

#### Table 4 Electrical characteristics: 5 V supply, reset and supervision

 $V_{\rm S}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                   | Symbol                  |      | Value | s    | Unit | Note or<br>Test Condition                                            | Number   |
|-----------------------------|-------------------------|------|-------|------|------|----------------------------------------------------------------------|----------|
|                             |                         | Min. | Тур.  | Max. |      |                                                                      |          |
| 5 V supply                  |                         | 1    | ł     |      | 1    |                                                                      | L.       |
| Output voltage              | V <sub>V5DD</sub>       | 4.9  | 5     | 5.1  | V    | 0 mA < I <sub>V5DD</sub> <<br>250 mA,<br>6 V < V <sub>S</sub> < 40 V | P_5.1.1  |
| Output current limitation   | I <sub>V5DD</sub>       | 250  | -     | 650  | mA   | $V_{\rm V5DD} = 0 \rm V$                                             | P_5.1.2  |
| Load regulation             | $\Delta V_{V5DD, Lo}$   | -    | -     | 20   | mV   | 1 mA < / <sub>V5DD</sub> <<br>250 mA                                 | P_5.1.3  |
| Line regulation             | $\Delta V_{V5DD, Li}$   | -    | -     | 10   | mV   | $I_{V5DD} = 1 \text{ mA},$<br>6 V < $V_{S}$ < 40 V                   | P_5.1.4  |
| Power supply rejection      | PSRR                    | -    | 60    | -    | dB   | f = 100 Hz,<br>V <sub>s, ripple</sub> = 0.5<br>Vpp <sup>1)</sup>     | P_5.1.5  |
| Output capacitor            | C <sub>V5DD</sub>       | 470  | -     | _    | nF   | 1)                                                                   | P_5.1.6  |
| Output capacitor ESR        | ESR(C <sub>V5DD</sub> ) | _    | _     | 10   | Ω    | 1)                                                                   | P_5.1.7  |
| Current consumption         | / <sub>vs</sub>         | -    | 5.5   | 8    | mA   | I <sub>V5DD</sub> = 0 mA, all<br>channels and K-<br>Line off         | P_5.1.8  |
| Low drop resistance         | R <sub>DSon,V5</sub>    | -    | -     | 1.2  | Ω    | V <sub>S</sub> ≥4.8 V<br>/≤250 mA                                    | P_5.1.11 |
| Over temperature protection | )<br>                   | u    |       |      |      |                                                                      |          |
| Over temperature threshold  | T <sub>OT</sub>         | 150  | -     | 200  | °C   | 1)                                                                   | P_5.2.1  |
| Over temperature hysteresis | T <sub>OT,Hys</sub>     | _    | 20    | _    | °C   | 1)                                                                   | P_5.2.2  |



#### 5 V supply, reset and supervision

#### Table 4Electrical characteristics: 5 V supply, reset and supervision (cont'd)

 $V_{\rm S}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                               | Symbol                  |      | Value | s    | Unit | Note or                                                                                    | Number  |
|---------------------------------------------------------|-------------------------|------|-------|------|------|--------------------------------------------------------------------------------------------|---------|
|                                                         |                         | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                                                      |         |
| Under voltage detection                                 |                         |      |       |      |      |                                                                                            |         |
| V5DD reset threshold for<br>TLE8080EM                   | V <sub>RT</sub>         | 4.00 | 4.25  | 4.50 | V    | V <sub>V5DD</sub><br>decreasing,<br>only at version<br>TLE8080EM                           | P_5.3.1 |
| Reset hysteresis                                        | V <sub>RH</sub>         | 10   | -     | 150  | mV   |                                                                                            | P_5.3.2 |
| V5DD reset threshold for<br>TLE8080-2EM and TLE8080-3EM | V <sub>RT</sub>         | 3.4  | 3.65  | 3.9  | V    | V <sub>V5DD</sub><br>decreasing,<br>only at versions<br>TLE8080-2EM<br>and TLE8080-<br>3EM | P_5.3.3 |
| Power on reset                                          |                         |      |       |      |      |                                                                                            |         |
| Power on reset delay time for TLE8080EM and TLE8080-3EM | t <sub>RD</sub>         | 10   | 15    | 20   | ms   | only at versions<br>TLE8080EM and<br>TLE8080-3EM                                           | P_5.4.1 |
| Power on reset delay time for<br>TLE8080-2EM            | t <sub>RD</sub>         | 30   | 40    | 50   | ms   | only at version<br>TLE8080-2EM                                                             | P_5.4.2 |
| Reset reaction time                                     | t <sub>RR</sub>         | 10   | 15    | 20   | μs   |                                                                                            | P_5.4.3 |
| Reset output NRO                                        | 1                       |      |       |      | H    |                                                                                            |         |
| Low level output voltage                                | V <sub>NRO,L</sub>      | -    | -     | 1.1  | V    | I <sub>NRO</sub> = 1 mA                                                                    | P_5.5.1 |
| Watchdog                                                | 1                       |      |       |      | H    |                                                                                            |         |
| Watchdog period                                         | t <sub>WP</sub>         | 50   | 60    | 70   | ms   |                                                                                            | P_5.6.1 |
| Watchdog reset time                                     | t <sub>wR</sub>         | 120  | 240   | 360  | μs   |                                                                                            | P_5.6.2 |
| Input characteristics WD_DIS                            |                         |      |       |      | ·    |                                                                                            |         |
| Low level input voltage                                 | V <sub>WD_DIS,L</sub>   | -    | -     | 1    | V    |                                                                                            | P_5.7.1 |
| High level input voltage                                | V <sub>WD_DIS,H</sub>   | 2    | -     | -    | V    |                                                                                            | P_5.7.2 |
| Pull down current                                       | I <sub>WD_DIS,pd</sub>  | 20   | 50    | 100  | μA   | at <i>V</i> <sub>IN</sub> = 5 V                                                            | P_5.7.3 |
| Pull down current                                       | I <sub>WD_DIS,pd</sub>  | 2.4  | -     | -    | μA   | at <i>V</i> <sub>IN</sub> = 0.6 V                                                          | P_5.7.4 |
| Hysteresis                                              | V <sub>WD_DIS,Hys</sub> | 30   |       | 250  | mV   |                                                                                            | P_5.7.5 |

1) Not subject to production test, specified by design.



**Power stages** 

## 6 Power stages

#### 6.1 Low side switches

The power stages are built by N-channel power MOSFET transistors. The channels are universal multi channel switches, but are mostly suitable to be used in engine management systems. Within an engine management system, the best fit of the channels to the typical loads is:

- Channel 1 and 3 for injector valves or similar sized solenoids with a maximum operation current requirement of 2.6 A.
- Channel 2 for malfunction indication lamps or other resistive loads with a maximum current requirement of 3 A.
- Channel 4 and 5 for relays or other inductive loads with a maximum current requirement of 350 mA.

The channels are switched off while reset is active (pin NRO is low). After an power on reset the channels will be switched on with a positive edge at IN1 respectively IN3 or with a switch on command over SPI.





In **Table 5** the control concept, typical loads, the implemented protection and monitor functions are illustrated.

#### Table 5 Overview diagnosis function

| Channel | Control                | Recommended<br>Load | Over Temperature                                         | Over Current                                                           | Open Load/<br>ShorttoGND |
|---------|------------------------|---------------------|----------------------------------------------------------|------------------------------------------------------------------------|--------------------------|
| 1       | Pin IN1                | Injector valve      | x                                                        | Latch <sup>1)</sup>                                                    | х                        |
| 2       | SPI CMD register bit 0 | MIL (max. 3W)       | x                                                        | repetitive<br>switching;<br>off time t <sub>oc,off</sub> <sup>1)</sup> | -                        |
| 3       | Pin IN3                | Valve               | Х                                                        | Latch <sup>1)</sup>                                                    | Х                        |
| 4       | SPI CMD register bit 1 | Relay               | one temperature sensor<br>for channel 4 and<br>channel 5 | Latch <sup>1)</sup>                                                    | x                        |
| 5       | SPI CMD register bit 2 | Relay               | one temperature sensor<br>for channel 4 and<br>channel 5 | Latch <sup>1)</sup>                                                    | x                        |

1) Reset behavior of the diagnosis bits see **Chapter 8.2**.



#### Power stages

In overcurrent condition the affected channel will be switched off. There are two different implementations for switching on again after an over current event.

For channels 1, 3, 4 and 5 the switch off state is latched. The input pins IN1, IN3 must be set to low to reset the latch before the channel can be switched on again.

For channels 4 and 5 the over current status is reset with a write command to the CMD register after a Diagnosis Read Command has been sent. The switching state is according to the status of bit 1 and 2.

Channel 2 will be switched off and after  $t_{oc_off}$  = 5 ms typically the channel will be switched on again automatically. The result is repetitive switching with a fixed off time of  $t_{oc,off}$ . The overcurrent status of channel 2 is internally latched. For releasing the over current diagnosis bit after over current condition, channel 2 must stay switched on for at least  $t_{oc,St}$ .

The bits 0 to 4 in the Stat register reflect the actual switching status of the channels. For detailed description see **Chapter 8.2.2**.

All the channels are protected from over temperature. In an overtemperature situation the affected channel will be switched off. The channel will restart operation if the junction temperature decreases by thermal shutdown hysteresis  $T_{\text{OT,Hys}}$ . Channels 4 and 5 are using a common temperature sensor. Therefore, the two channels are switched together during over temperature.

For channels 1, 3, 4 and 5 an open load/short to GND in off detection with a pull down current source (active in off) and a comparator is implemented. In case of switch off and the output voltage is below the open load detection threshold ( $V_{outx} < V_{ol,th}$ ), the open load in off timer is started. After the open load in off delay time  $t_{ol,d}$ , the open load is detected (timing see **Figure 9** and **Figure 10**).

The diagnosis status of the channels is monitored in the SPI Diagnosis Register DIAG (see **Chapter 8.2**).



#### **Power stages**

## 6.2 Electrical characteristics low side switches

#### Table 6 Electrical characteristics: power stage

 $V_{\rm S}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C: All voltages with respect to ground. Positive current flowing into pin (unless otherwise specified).

| Parameter                                       | Symbol                | Values |           |     | Unit | Note or                                                                     | Number   |
|-------------------------------------------------|-----------------------|--------|-----------|-----|------|-----------------------------------------------------------------------------|----------|
|                                                 |                       | Min.   | Typ. Max. |     | 1    | <b>Test Condition</b>                                                       |          |
| Output channel 1 and 3                          | -                     |        |           |     | 4    |                                                                             | 1        |
| On resistance                                   | R <sub>OUTx_on</sub>  | -      | 0.6       | 0.7 | Ω    | $I_{OUTx_{nom}} = 1.3 \text{ A},$<br>$T_{j} = 150^{\circ}\text{C}$          | P_6.1.1  |
| Output clamping voltage                         | V <sub>OUTx_cl</sub>  | 30     | 35        | 40  | V    | $I_{\rm OUTx} = 0.02  {\rm A}$                                              | P_6.1.2  |
| Over-current switch off threshold               | I <sub>OUTx_oc</sub>  | 2.6    | -         | 5   | А    |                                                                             | P_6.1.3  |
| Over-current switch off filter time             | t <sub>oc,f</sub>     | 0.5    | -         | 3   | μs   |                                                                             | P_6.1.4  |
| Over temperature switch off                     | T <sub>OT</sub>       | 150    | -         | 200 | °C   |                                                                             | P_6.1.5  |
| Over temperature yysteresis                     | T <sub>OT,Hys</sub>   | -      | 20        | _   | °C   |                                                                             | P_6.1.6  |
| Open load in off detection threshold            | V <sub>ol,th</sub>    | 2      | 2.8       | 3.2 | V    |                                                                             | P_6.1.7  |
| Open load in off pull down diagnosis<br>current | I <sub>ol</sub>       | 50     | 100       | 150 | μΑ   | V <sub>OUTx</sub> =13.5 V                                                   | P_6.1.8  |
| Open load in off diagnosis delay<br>time        | t <sub>ol,d</sub>     | 100    | -         | 200 | μs   |                                                                             | P_6.1.9  |
| Turn on delay time                              | t <sub>d,ON</sub>     | -      | 0.25      | 1   | μs   | $V_{OUTx} = 13.5 V,$<br>$I_{OUTx} = 1.3 A,$<br>resistive load <sup>1)</sup> | P_6.1.10 |
| Turn off delay time                             | t <sub>d,OFF</sub>    | -      | 0.9       | 1.5 | μs   | $V_{OUTx} = 13.5 V,$<br>$I_{OUTx} = 1.3 A,$<br>resistive load <sup>1)</sup> | P_6.1.11 |
| Turn on time                                    | t <sub>s,ON</sub>     | -      | 0.6       | 1.2 | μs   | $V_{OUTx} = 13.5 V,$<br>$V_{OUTx} = 1.3 A,$<br>resistive load <sup>1)</sup> | P_6.1.12 |
| Turn off time                                   | t <sub>s,OFF</sub>    | _      | 0.6       | 1.2 | μs   | $V_{OUTx} = 13.5 V,$<br>$V_{OUTx} = 1.3 A,$<br>resistive load <sup>1)</sup> | P_6.1.13 |
| Output leakage current in off mode              | I <sub>OUTx_off</sub> | -      | -         | 3   | μA   | $V_{OUTx} = 13.5 V,$<br>$T_{j} = 150^{\circ}C^{2j}$                         | P_6.1.14 |
| Output channel 2                                |                       |        |           |     |      |                                                                             |          |
| On resistance                                   | R <sub>OUTx_on</sub>  | -      | 1.1       | 1.2 | Ω    | $I_{OUTx_nom} = 0.3 \text{ A},$<br>$T_i = 150^{\circ}\text{C}$              | P_6.2.1  |
| Over-current switch off threshold               | I <sub>OUTx_oc</sub>  | 3      | -         | 6.5 | Α    |                                                                             | P_6.2.2  |
| Over-current switch off filter time             | t <sub>oc,f</sub>     | 0.5    | -         | 3   | μs   |                                                                             | P_6.2.3  |
| Over-current switch off time                    | t <sub>oc,off</sub>   | 3      | -         | 8   | ms   |                                                                             | P_6.2.4  |
| Over-current status time                        | t <sub>oc,St</sub>    | 1      | -         | 12  | ms   |                                                                             | P_6.2.5  |
| Over temperature switch off                     | T <sub>OT</sub>       | 150    | _         | 200 | °C   |                                                                             | P_6.2.6  |



#### Power stages

#### Table 6Electrical characteristics: power stage (cont'd)

 $V_{\rm S}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C: All voltages with respect to ground. Positive current flowing into pin (unless otherwise specified).

| Parameter                          | Symbol                |      | Value | S    | Unit | Note or                                                                     | Number   |
|------------------------------------|-----------------------|------|-------|------|------|-----------------------------------------------------------------------------|----------|
|                                    |                       | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                                       |          |
| Over temperature hysteresis        | T <sub>OT,Hys</sub>   | _    | 20    | -    | °C   |                                                                             | P_6.2.7  |
| Turn on delay time                 | t <sub>d,ON</sub>     | -    | 0.6   | 1.2  | μs   | $V_{OUTx} = 13.5 V,$<br>$I_{OUTx} = 1.3 A,$<br>resistive load <sup>1)</sup> | P_6.2.8  |
| Turn off delay time                | t <sub>d,OFF</sub>    | -    | 0.7   | 1.5  | μs   | $V_{OUTx} = 13.5 V,$<br>$I_{OUTx} = 1.3 A,$<br>resistive load <sup>1)</sup> | P_6.2.9  |
| Turn on time                       | t <sub>s,ON</sub>     | -    | 0.4   | 1    | μs   | $V_{OUTx} = 13.5 V,$<br>$I_{OUTx} = 1.3 A,$<br>resistive load <sup>1)</sup> | P_6.2.10 |
| Turn off time                      | t <sub>s,OFF</sub>    | -    | 0.4   | 1    | μs   | $V_{OUTx} = 13.5 V,$<br>$I_{OUTx} = 1.3 A,$<br>resistive load <sup>1)</sup> | P_6.2.11 |
| Output leakage current in off mode | I <sub>OUTx_off</sub> | -    | -     | 3    | μΑ   | V <sub>OUTx</sub> =13.5 V,<br><i>T</i> <sub>j</sub> =150°C                  | P_6.2.12 |

#### Output channel 4 and 5

| •                                            | 1                    | -   |     |     |    |                                                                             |          |
|----------------------------------------------|----------------------|-----|-----|-----|----|-----------------------------------------------------------------------------|----------|
| On resistance                                | R <sub>OUTx_on</sub> | -   | 3.3 | 3.6 | Ω  | $I_{OUTx_nom} = 0.3 \text{ A},$<br>$T_j = 150^{\circ}\text{C}$              | P_6.3.1  |
| Output clamping voltage                      | V <sub>OUTx_cl</sub> | 30  | 35  | 40  | V  | I <sub>OUTx</sub> = 0.02 Α                                                  | P_6.3.2  |
| Over-current switch off threshold            | I <sub>OUTx_oc</sub> | 350 | -   | 600 | mA |                                                                             | P_6.3.3  |
| Over-current switch off filter time          | t <sub>oc,f</sub>    | 0.8 | -   | 2.4 | μs |                                                                             | P_6.3.4  |
| Over temperature switch off                  | T <sub>OT</sub>      | 150 | -   | 200 | °C |                                                                             | P_6.3.5  |
| Over temperature hysteresis                  | T <sub>OT,Hys</sub>  | -   | 20  | -   | °C |                                                                             | P_6.3.6  |
| Open load in off detection threshold         | V <sub>ol,th</sub>   | 2   | 2.8 | 3.2 | V  |                                                                             | P_6.3.7  |
| Open load in off pull down diagnosis current | I <sub>ol</sub>      | 50  | 100 | 150 | μA | <i>V</i> <sub>OUTx</sub> = 13.5 V                                           | P_6.3.8  |
| Open load in off diagnosis delay time        | t <sub>ol,d</sub>    | 100 | -   | 200 | μs |                                                                             | P_6.3.9  |
| Turn on delay time                           | t <sub>d,ON</sub>    | -   | 0.5 | 1.2 | μs | $V_{OUTx} = 13.5 V,$<br>$I_{OUTx} = 0.3 A,$<br>resistive load <sup>1)</sup> | P_6.3.10 |
| Turn off delay time                          | t <sub>d,OFF</sub>   | -   | 0.7 | 1.5 | μs | $V_{OUTx} = 13.5 V,$<br>$I_{OUTx} = 0.3 A,$<br>resistive load <sup>1)</sup> | P_6.3.11 |
| Turn on time                                 | t <sub>s,ON</sub>    | -   | 0.1 | 0.8 | μs | $V_{OUTx} = 13.5 V$<br>$I_{OUTx} = 0.3 A$ ,<br>resistive load <sup>1)</sup> | P_6.3.12 |
| Turn off time                                | t <sub>s,OFF</sub>   | -   | 0.1 | 0.8 | μs | $V_{OUTx} = 13.5 V,$<br>$I_{OUTx} = 0.3 A,$<br>resistive load <sup>1)</sup> | P_6.3.13 |



#### Power stages

#### Table 6Electrical characteristics: power stage (cont'd)

 $V_{\rm S}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C: All voltages with respect to ground. Positive current flowing into pin (unless otherwise specified).

| Parameter                          | Symbol                |      | Value | S    | Unit | Note or                                           | Number   |  |
|------------------------------------|-----------------------|------|-------|------|------|---------------------------------------------------|----------|--|
|                                    |                       | Min. | Тур.  | Max. |      | <b>Test Condition</b>                             |          |  |
| Output leakage current in off mode | I <sub>OUTx_off</sub> | -    | -     | 2    | μA   | $V_{OUTx} = 13.5 V,$<br>$T_j = 150^{\circ}C^{2)}$ | P_6.3.14 |  |
| Input characteristic IN1 and IN3   |                       |      |       | ·    |      |                                                   |          |  |
| Low level input voltage            | V <sub>IN,L</sub>     | -    | -     | 1    | V    |                                                   | P_6.4.1  |  |
| High level input voltage           | V <sub>IN,H</sub>     | 2    | -     | -    | V    |                                                   | P_6.4.2  |  |
| Input voltage hysteresis           | V <sub>IN,Hys</sub>   | 50   | 110   | 250  | mV   |                                                   | P_6.4.3  |  |
| Pull down current                  | I <sub>IN,PD</sub>    | 20   | 50    | 100  | μA   | <i>V</i> <sub>IN</sub> = 5 V                      | P_6.4.4  |  |
| Pull down current                  | I <sub>IN,PD</sub>    | 2.4  | -     | -    | μA   | $V_{\rm IN} = 0.6  \rm V$                         | P_6.4.5  |  |

1) Definition of timing see **Figure 7** or **Figure 8**.

2) In OFF mode open load diagnosis pull down current active.



Figure 7 Timing low side switches channel 1 and 3



#### **Power stages**







Figure 9 Timing open load/short to GND in off detection channel 1 and 3



#### **Power stages**



Figure 10 Timing open load/short to GND in off detection channel 2, 4 and 5



Variable reluctance sensor (VRS) interface

## 7 Variable reluctance sensor (VRS) interface

The variable reluctance (VR) sensor interface converts an output signal of a VR sensor into a logic level signal suited for  $\mu$ C 5 V input ports. The voltage difference between the two input pins, VR\_IN1 and VR\_IN2, which are connected to the two output pins of the VR sensor, is detected and the output pin VR\_OUT is switched depending on the sign of the voltage difference (see Figure 12). The amplitude of the VR sensor signal is limited by an internal clamping circuit to avoid damage of the device due to over voltage caused by the VR sensor signal.



Figure 11 VR sensor interface block diagram



Variable reluctance sensor (VRS) interface

## 7.1 Electrical characteristics VR sensor interface

#### Table 7 Electrical Characteristics: VR Sensor Interface

 $V_{\rm S}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C: All voltages with respect to ground. Positive current flowing into pin (unless otherwise specified)

| Parameter                                        | Symbol                 | l Values |      |      | Unit | Note or Test Condition                                                      | Number   |  |
|--------------------------------------------------|------------------------|----------|------|------|------|-----------------------------------------------------------------------------|----------|--|
|                                                  |                        | Min.     | Тур. | Max. |      |                                                                             |          |  |
| Input characteristics:                           |                        |          |      |      |      |                                                                             |          |  |
| Positive VR sensor interface detection threshold | $V_{\rm VR,th_pos}$    | -30      | 0    | 30   | mV   |                                                                             | P_7.1.1  |  |
| Negative VR sensor interface detection threshold | V <sub>VR,th_neg</sub> | -80      | -50  | -20  | mV   | CMD Register:<br>VR_T[1:0] = "00"<br>Reset State                            | P_7.1.2  |  |
| Negative VR sensor interface detection threshold |                        | -130     | -100 | -70  | mV   | CMD Register:<br>VR_T[1:0] = "01"                                           | P_7.1.3  |  |
| Negative VR sensor interface detection threshold |                        | -550     | -500 | -450 | mV   | CMD Register:<br>VR_T[1:0] = "10"                                           | P_7.1.4  |  |
| Negative VR sensor interface detection threshold |                        | -1.1     | -1   | -0.9 | V    | CMD Register:<br>VR_T[1:0] = "11"                                           | P_7.1.5  |  |
| VR sensor interface load selection               | R <sub>VR,Load</sub>   | 30       | 75   | 120  | kΩ   | T <sub>j</sub> = 25°C,<br>CMD Register:<br>VR_L[1:0] = "00"<br>Reset State  | P_7.1.6  |  |
|                                                  |                        |          | 90   |      | kΩ   | T <sub>j</sub> = -40°C,<br>CMD Register:<br>VR_L[1:0] = "00"<br>Reset State | -        |  |
|                                                  |                        |          | 60   |      | kΩ   | T <sub>j</sub> = 150°C,<br>CMD Register:<br>VR_L[1:0] = "00"<br>Reset State |          |  |
| VR sensor interface load selection               |                        | 3        | 4.5  | 8    | kΩ   | CMD Register:<br>VR_L[1:0] = "01"                                           | P_7.1.7  |  |
| VR sensor interface load selection               |                        | 1.5      | 2.2  | 3.3  | kΩ   | CMD Register:<br>VR_L[1:0] = "10"                                           | P_7.1.8  |  |
| VR sensor interface load selection               |                        | 0.7      | 1.2  | 1.9  | kΩ   | CMD Register:<br>VR_L[1:0] = "11"                                           | P_7.1.9  |  |
| VR sensor interface input<br>clamping current    | I <sub>VR,clamp</sub>  | -        | -    | ±50  | mA   |                                                                             | P_7.1.10 |  |
| VR sensor interface input<br>clamping voltage    | $V_{ m VR,clamp}$      | ±2.5     | ±3   | ±3.5 | V    | $I_{\rm VR, clamp}$ = ±50 mA                                                | P_7.1.11 |  |



#### Variable reluctance sensor (VRS) interface

#### Table 7 Electrical Characteristics: VR Sensor Interface (cont'd)

 $V_{\rm S}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C: All voltages with respect to ground. Positive current flowing into pin (unless otherwise specified)

| Parameter                               | Symbol                |              | Value | s    | Unit | Note or Test Condition        | Number  |
|-----------------------------------------|-----------------------|--------------|-------|------|------|-------------------------------|---------|
|                                         |                       | Min.         | Тур.  | Max. |      |                               |         |
| Output characteristics:                 |                       |              |       |      | -    |                               |         |
| Low level output voltage                | V <sub>VR_OUT,L</sub> | -            | -     | 0.3  | V    | I <sub>VR_OUT</sub> = 100 μA  | P_7.2.1 |
| High level output voltage               | V <sub>VR_OUT,H</sub> | V5DD<br>-0.3 | -     | -    | V    | I <sub>VR_OUT</sub> = -100 μA | P_7.2.2 |
| Transfer characteristics:               |                       | 1            | 1     | 1    | 1    |                               | -       |
| Delay time input to VR_OUT falling edge | t <sub>dr</sub>       | 1            | 1.5   | 2.5  | μs   |                               | P_7.3.1 |
| Delay time input to VR_OUT rising edge  | t <sub>df</sub>       | 1            | 1.5   | 2.5  | μs   |                               | P_7.3.2 |



Figure 12 Timing characteristics of the VR sensor interface



## 8 Serial peripheral interface (SPI)

The diagnosis and control interface is based on a serial peripheral interface (SPI). The SPI is a 16 bit full duplex synchronous serial slave interface, which uses four lines: **SI, SO, SCLK** and **CSN**.

#### 8.1 SPI signal description

#### CSN - chip select:

The system micro controller selects the IC by means of the **CSN** pin. Whenever the pin is in low state, data transfer can take place. As long as **CSN** is in high state, all signals at the **SCLK** and **SI** pins are ignored and **SO** is forced to high impedance.

#### CSN - High to Low Transition:

SO changes from high impedance to high or low state depending on the Status Flag (see **Chapter 8.2**).

#### CSN - Low to High Transition:

End of transmission, the validation check of the communication is done (number of bits and valid command) and valid commands are executed.

#### SCLK - serial clock:

This input pin clocks the internal shift register. The serial input (SI) transfers data into the shift register on the falling edge of SCLK while the serial output (SO) shifts information out on the rising edge of the serial clock. It is essential that the SCLK pin is in low state whenever chip select CSN makes any transition.

#### SI - serial input:

Serial input data bits are shifted in at this pin, the most significant bit (MSB) first. SI information is read on the falling edge of SCLK. Please refer to **Section 8.2** for further information.

#### SO - serial output:

Data is shifted out serially at this pin, the MSB first. SO is in high impedance until the CSN pin goes to low. The output level before the first rising edge of SCLK depends on the status flag. New data will appear at the SO pin following the rising edge of SCLK. Please refer to **Section 8.2** for further information.

#### 8.2 SPI protocol

The principle of the SPI communication is shown in **Figure 13**. The message from the micro controller must be sent MSB first. The data from the **SO** pin is sent MSB first. The TLE8080EM samples data from the SI pin on the falling edge of SCLK and shifts data out of the SO pin on the rising edge of SCLK. Each access must be terminated by a rising edge of CSN.

All SPI messages must be exactly 16-bits long, otherwise the SPI message is discarded.

There is a one message delay in the response to each message (i.e. the response for message N will be returned during message N+1).

The SPI protocol of the TLE8080EM provides three registers. The control register, the diagnosis, and the status register. The control register contains the set up bits for the VR sensor interface and the control bits of channels 2, 4 and 5. The diagnosis register contains the diagnosis bits of the five low side switches. The status register contains the status bits of the five low side switches, the watchdog status bit, and the watchdog time out bit. After power-on reset, all register bits are set to reset state (see **Chapter 8.2.1**).



There are four ways of valid access:

- Write access to the command register: the answer is 1 for the R/W bit, 00 for the address and the content of the register
- Read access to the command register: the answer is 0 for the R/W bit, 00 for the address and the content of the register
- Read access to the diagnosis register: the answer is 0 for the R/W bit, 01 for the address and the content of the register
- Read access to the status register: the answer is 0 for the R/W bit, 10 for the address and the content of the register

Any other access is recognized as an invalid message.

<u>Status flag Indication</u>: after the falling edge of **CSN** and before the first rising edge of **SCLK**, the level of the **SO** indicates the status of the diagnosis register:

- **SO** = "0": no error condition detected; all diagnosis register bits are "0"
- **SO** = "1": one or more error conditions are detected; one or more diagnosis register bits are "1"

With this feature during every SPI communication a check of the diagnosis status can be done without additional read access of the diagnosis register.



Figure 13 SPI Pprotocol

SPI answers:

- <u>during power on reset:</u> SPI commands are ignored, SO is always low
- <u>after power on reset:</u> the content of the command register is transmitted with the next SPI transmission
- <u>during watchdog reset:</u> SPI commands are ignored, SO has the value of the status flag
- <u>after watchdog overflow:</u> the content of the status register is transmitted with the first SPI transmission after the low to high transition of NRO



- <u>after a read or write command:</u> the content of the selected register is transmitted with the next SPI transmission
- <u>after an invalid communication</u>: the content of the diagnosis register is transmitted with the next SPI transmission

## 8.2.1 SPI register

#### Overview

| 15  | 14  | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|-----|-----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| R/W | AD1 | AD0 |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Field   | Bits    | Туре | Description                        |
|---------|---------|------|------------------------------------|
| AD1:AD0 | [14:13] | w    | Address Bits:                      |
|         |         |      | 00 <sub>B</sub> Control Register   |
|         |         |      | 01 <sub>B</sub> Diagnosis Register |
|         |         |      | 10 <sub>B</sub> Status Register    |
| R/W     | 15      | w    | Read - Write Bit:                  |
|         |         |      | 0 <sub>B</sub> Read Access         |
|         |         |      | 1 <sub>B</sub> Write Access        |

#### **CMD Register**

rw

rw

rw

rw

#### Command Register (Identifier x00x xxxx xxxx xxxx<sub>B</sub>) Reset Value: 0<sub>H</sub> 10 9 7 15 14 13 12 11 8 5 3 2 1 0 6 4 R/W AD1 AD0 VR\_T1 VR\_T0 VR\_L1 VR\_L0 CTR5 CTR4 CTR2

| Field         | Bits | Туре | Description                                                                                                                           |  |  |
|---------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CTR2          | 0    | rw   | <b>Control Bit Channel 2:</b><br>0 <sub>B</sub> Channel 2 is switched off (Reset<br>State)<br>1 <sub>B</sub> Channel 2 is switched on |  |  |
| <b>CTR4</b> 1 |      | rw   | <b>Control Bit Channel 4:</b><br>0 <sub>B</sub> Channel 4 is switched off (Reset<br>State)<br>1 <sub>B</sub> Channel 4 is switched on |  |  |
| CTR5          | 2    | rw   | <b>Control Bit Channel 5:</b><br>0 <sub>B</sub> Channel 5 is switched off (Reset<br>State)<br>1 <sub>B</sub> Channel 5 is switched on |  |  |

rw

rw

rw



#### Serial peripheral interface (SPI)

| Field        | Bits    | Туре | Description                                                                                                                                                                                                                       |
|--------------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VR_L1: VR_L0 | [10:9]  | rw   | Load Register of VR Interface:<br>( c.f. VR sensor interface load<br>selection )<br>$00_B R_{Load} = 75 k\Omega$ (Reset State)<br>$01_B R_{Load} = 4.5 k\Omega$<br>$10_B R_{Load} = 2.2 k\Omega$<br>$11_B R_{Load} = 1.2 k\Omega$ |
| VR_T1: VR_T0 | [12:11] | rw   | Threshold Register of VR Interface: $00_B$ -50mV (Reset State) $01_B$ -100mV $10_B$ -500mV $11_B$ -1V                                                                                                                             |

#### Diag Register Diagnosis Register (Identifier x01x xxxx xxxx xxxx<sub>B</sub>)

#### Reset Value: 0<sub>H</sub>

| 15  | 14  | 13  | 12          | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
|-----|-----|-----|-------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| R/W | AD1 | AD0 | СН45_<br>ОТ | CH5_<br>OC | CH5_<br>OL | CH4_<br>OC | CH4_<br>OL | СН3_<br>ОТ | CH3_<br>OC | CH3_<br>OL | CH2_<br>OT | CH2_<br>OC | CH1_<br>OT | CH1_<br>OC | CH1_<br>OL |
|     |     |     | r           | r          | r          | r          | r          | r          | r          | r          | r          | r          | r          | r          | r          |

| Field  | Bits | Туре | Description                                                                                                                                                  |  |  |  |  |  |
|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| CH1_OL | 0    | r    | <b>Open Load Diagnosis Bit of Channel 1:</b><br>0 <sub>B</sub> no open load in off detected (Reset State)<br>1 <sub>B</sub> open load in off detected        |  |  |  |  |  |
| CH1_OC | 1    | r    | <b>Over Current Diagnosis Bit of Channel 1:</b><br>0 <sub>B</sub> no over current detected (Reset State)<br>1 <sub>B</sub> over current detected             |  |  |  |  |  |
| CH1_OT | 2    | r    | <b>Over Temperature Diagnosis Bit of Channel 1:</b><br>0 <sub>B</sub> no over temperature detected (Reset State)<br>1 <sub>B</sub> over temperature detected |  |  |  |  |  |
| CH2_OC | 3    | r    | <b>Over Current Diagnosis Bit of Channel 2:</b><br>0 <sub>B</sub> no over current detected (Reset State)<br>1 <sub>B</sub> over current detected             |  |  |  |  |  |
| CH2_OT | 4    | r    | <b>Over Temperature Diagnosis Bit of Channel 2:</b><br>0 <sub>B</sub> no over temperature detected (Reset State)<br>1 <sub>B</sub> over temperature detected |  |  |  |  |  |
| CH3_OL | 5    | r    | <b>Open Load Diagnosis Bit of Channel 3:</b><br>0 <sub>B</sub> no open load in off detected (Reset State)<br>1 <sub>B</sub> open load in off detected        |  |  |  |  |  |
| СН3_ОС | 6    | r    | <b>Over Current Diagnosis Bit of Channel 3:</b><br>0 <sub>B</sub> no over current detected (Reset State)<br>1 <sub>B</sub> over current detected             |  |  |  |  |  |



| Field      | Bits | Туре | Description                                                                                                                                                  |  |  |  |  |  |
|------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| CH3_OT 7 r |      |      | <b>Over Temperature Diagnosis Bit of Channel 3:</b><br>0 <sub>B</sub> no over temperature detected (Reset State)<br>1 <sub>B</sub> over temperature detected |  |  |  |  |  |
| CH4_OL     | 8    | r    | <b>Open Load Diagnosis Bit of Channel 4:</b><br>0 <sub>B</sub> no open load in off detected (Reset State)<br>1 <sub>B</sub> open load in off detected        |  |  |  |  |  |
| CH4_OC     | 9    | r    | <b>Over Current Diagnosis Bit of Channel 4:</b><br>0 <sub>B</sub> no over current detected (Reset State)<br>1 <sub>B</sub> over current detected             |  |  |  |  |  |
| CH5_OL     | 10   | r    | <b>Open Load Diagnosis Bit of Channel 5:</b><br>0 <sub>B</sub> no open load in off detected (Reset State)<br>1 <sub>B</sub> open load in off detected        |  |  |  |  |  |
| CH5_OC     | 11   | r    | <b>Over Current Diagnosis Bit of Channel 5:</b><br>0 <sub>B</sub> no over current detected (Reset State)<br>1 <sub>B</sub> over current detected             |  |  |  |  |  |
| CH45_OT    | 12   | r    | Over Temperature Diagnosis Bit of Channel 4 and 5:<br>0 <sub>B</sub> no over temperature detected (Reset State)<br>1 <sub>B</sub> over temperature detected  |  |  |  |  |  |

#### Stat Register

#### Status Register (Identifier x10x xxxx xxxx xxxx<sub>B</sub>) Reset Value: 0<sub>H</sub> 15 14 13 12 7 2 0 11 10 9 8 6 5 4 3 1 WD\_DI WD\_T R/W AD1 AD0 ST5 ST4 ST3 ST2 ST1 S 0 r r r r r r r

| Field | Bits | Туре | Description                                                                                                                       |  |  |  |  |  |
|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ST1   | 0    | r    | <b>Status Bit Channel 1:</b><br>0 <sub>B</sub> Channel 1 is switched off (Reset State)<br>1 <sub>B</sub> Channel 1 is switched on |  |  |  |  |  |
| ST2   | 1    | r    | <b>Status Bit Channel 2:</b><br>0 <sub>B</sub> Channel 2 is switched off (Reset State)<br>1 <sub>B</sub> Channel 2 is switched on |  |  |  |  |  |
| ST3   | 2    | r    | <b>Status Bit Channel 3:</b><br>0 <sub>B</sub> Channel 3 is switched off (Reset State)<br>1 <sub>B</sub> Channel 3 is switched on |  |  |  |  |  |
| ST4   | 3    | r    | <b>Status Bit Channel 4:</b><br>0 <sub>B</sub> Channel 4 is switched off (Reset State)<br>1 <sub>B</sub> Channel 4 is switched on |  |  |  |  |  |
| ST5   | 4    | r    | <b>Status Bit Channel 5:</b><br>0 <sub>B</sub> Channel 5 is switched off (Reset State)<br>1 <sub>B</sub> Channel 5 is switched on |  |  |  |  |  |



| Field              | Bits | Туре | Description                                                                                                     |  |  |  |
|--------------------|------|------|-----------------------------------------------------------------------------------------------------------------|--|--|--|
| WD_TO              | 11   | r    | Watchdog Time Out Bit:                                                                                          |  |  |  |
|                    |      |      | 0 <sub>B</sub> no watchdog time out<br>1 <sub>B</sub> watchdog time out occurred                                |  |  |  |
| <b>WD_DIS</b> 12 r |      | r    | Watchdog Status Bit: $0_B$ Watchdog enabled ( $V_{WD_DIS} = 0V$ ) $1_B$ Watchdog disabled ( $V_{WD_DIS} = 5V$ ) |  |  |  |

## 8.2.2 Set and reset of diagnosis register bits

#### Set of the over current diagnosis bits of channels 1, 3, 4 and 5:

The over current diagnosis bits of channels 1, 3, 4 and 5 are set asynchronously of the internal clock with the output signal of the detection circuit (details see **Chapter 6.1**).

Reset of the over current diagnosis bits of channels 1 and 3:

- Diagnosis register was read out:
  - input pin INx remains high: **no reset** of the over current diagnosis bit, the channel remains switched off
  - <u>input pin INx transition from high to low:</u> the over current diagnosis bit is **reset,** the channel could be switched on again
- Diagnosis register was not read out
  - channel remains **switched off and no reset** of the over current diagnosis bit is done
  - input pin INx is low: with the next read access of the diagnosis register the diagnosis bits are reset

#### Reset of the over current diagnosis bits of channels 4 and 5:

- Diagnosis register was not read out
  - channel remains **switched off and no reset** of the over current diagnosis bit is done
- Diagnosis register was read out:
  - <u>SPI command register write command is not sent</u>: **no reset** of the over current diagnosis bit, the channel remains switched off
  - <u>SPI command register write command is sent:</u> the over current diagnosis bit is **reset**, the channel will be switched according the status of the control bit

#### Set and Reset of the over current diagnosis bit of channel 2:

The over current diagnosis register bit for channel 2 is set asynchronously of the internal clock with the output signal of the detection circuit. With this signal the output is switched off and the counter for the off time  $t_{oc,off}$  of the repetitive switching cycle starts. After  $t_{oc,off}$  the channel will be switched on again. With an remaining over current condition the channel will be switched on repetitively. This internal overcurrent status of the channel is latched internally. The internal over current status is reset in two situations.

- over current condition exists no longer: the internal over current status is reset after the time t<sub>oc.St</sub>
- over current condition remains and the channel is switched off: the internal over current status is reset after the time t<sub>oc,off</sub>

The reset of the over current diagnosis register bit for channel 2 is related to the internal over current status. In **Figure 14** and **Figure 15** the behavior of the diagnosis with temporary and permanent over current condition is drawn.



#### Serial peripheral interface (SPI)



#### Figure 14 Behavior of diagnosis with temporary over current condition at channel 2



# Permanent Over Current

#### Figure 15 Behavior if diagnosis with permanent over current condition at channel 2



#### Reset of the over temperature diagnosis bits:

The over temperature diagnosis bits will be reset with read access of the diagnosis register if no over temperature condition is detected.

#### Reset of the open load in off diagnosis bits:

The open load in off diagnosis bits will be reset with read access of the diagnosis register if no open load condition is detected.



#### 8.3 Electrical characteristics SPI

#### Table 8 Electrical characteristics: SPI

 $V_{\rm S}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C: All voltages with respect to ground. Positive current flowing into pin (unless otherwise specified).

| Parameter                                 | Symbol                 | Values       |      |      | Unit   | Note or Test Condition                     | Number   |  |
|-------------------------------------------|------------------------|--------------|------|------|--------|--------------------------------------------|----------|--|
|                                           |                        | Min.         | Тур. | Max. |        |                                            |          |  |
| Input characteristics (CSN, SCI           | K, SI):                |              |      |      |        |                                            |          |  |
| Low level input voltage                   | V <sub>x,L</sub>       | -            | -    | 1    | V      |                                            | P_8.1.1  |  |
| High level input voltage                  | V <sub>x,H</sub>       | 2            | -    | -    | V      |                                            | P_8.1.2  |  |
| Hysteresis                                | V <sub>x,Hys</sub>     | 50           |      | 250  | mV     |                                            |          |  |
| Pull up current CSN                       | I <sub>x,pu</sub>      | -25          | -50  | -100 | μA     | at V <sub>IN</sub> = 0 V                   | P_8.1.3  |  |
| Pull up current CSN                       | I <sub>x.pu</sub>      | -25          | -    | -    | μA     | at $V_{\rm IN} = V_{\rm V5DD} - 0.6 \rm V$ | P_8.1.4  |  |
| Pull down current SCLK, SI                | I <sub>x,pu</sub>      | 20           | 50   | 100  | μA     | at $V_{\rm IN} = V_{\rm V5DD}$             | P_8.1.5  |  |
| Pull down current SCLK, SI                | I <sub>x.pu</sub>      | 2.4          | -    | -    | μA     | at V <sub>IN</sub> = 0.6 V                 | P_8.1.6  |  |
| Output characteristics (SO):              |                        |              |      |      |        |                                            |          |  |
| Low level output voltage                  | V <sub>So,L</sub>      | -            | -    | 0.4  | V      | <i>I</i> <sub>x</sub> = 100 μA             | P_8.2.1  |  |
| High level output voltage                 | V <sub>SO,H</sub>      | V5DD<br>-0.4 | -    | -    | V      | <i>I</i> <sub>x</sub> = -100 μA            | P_8.2.2  |  |
| Output high impedance leakage<br>current  | I <sub>SO,TRI</sub>    | -3           | -    | 3    | μA     | 0 V < V <sub>SO</sub> < 5 V                | P_8.2.3  |  |
| Timings:                                  |                        |              |      |      |        |                                            |          |  |
| Lead time                                 | <i>t</i> <sub>1</sub>  | 210          | -    | -    | ns     | CSN falling to SCLK rising                 | P_8.3.1  |  |
| Lag time                                  | t <sub>2</sub>         | 75           | -    | -    | ns     | SCLK falling to CSN rising                 | P_8.3.2  |  |
| CSN high time                             | t <sub>3</sub>         | 550          | -    | -    | ns     | CSN rising to CSN falling                  | P_8.3.3  |  |
| Period of SCLK                            | <i>t</i> <sub>4</sub>  | 200          | -    | -    | ns     |                                            | P_8.3.4  |  |
| SCLK to CSN set up time                   | <i>t</i> <sub>5</sub>  | 10           | -    | -    | ns     | SCLK falling to CSN falling                | P_8.3.5  |  |
| SCLK low time                             | t <sub>7</sub>         | 60           | -    | -    | ns     |                                            | P_8.3.6  |  |
| CSN to SCLK hold time                     | t <sub>8</sub>         | 15           | -    | -    | ns     | CSN rising to SCLK rising                  | P_8.3.7  |  |
| SI set up time                            | t <sub>9</sub>         | 30           | -    | -    | ns     | SI set up time to SCLK<br>falling          | P_8.3.8  |  |
| SI hold up time                           | <i>t</i> <sub>10</sub> | 30           | -    | -    | ns     | SI holdup time after SCLK<br>falling       | P_8.3.9  |  |
| SO enable time                            | <i>t</i> <sub>11</sub> | _            | _    | 165  | ns     | CSN falling to SO active                   | P_8.3.10 |  |
| SO valid time                             | t <sub>12</sub>        | -            | -    | 120  | ns     | SO data valid after SCLK<br>rising         | P_8.3.11 |  |
| SO disable time                           | t <sub>13</sub>        | -            | -    | 165  | ns     | SO high impedance after<br>CSN rising      | P_8.3.12 |  |
| Number of clock pulses while<br>CSN = low |                        | 16           | -    | 16   | pulses |                                            | P_8.3.13 |  |



#### Table 8Electrical characteristics: SPI (cont'd)

 $V_{\rm S}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C: All voltages with respect to ground. Positive current flowing into pin (unless otherwise specified).

| Parameter    | Symbol               | Values |      |      | Unit | Note or Test Condition                   | Number   |
|--------------|----------------------|--------|------|------|------|------------------------------------------|----------|
|              |                      | Min.   | Тур. | Max. |      |                                          |          |
| SO rise time | t <sub>SO_rise</sub> | -      | -    | 75   | ns   | 20% to 80%,<br>C <sub>load</sub> =1.6 pF | P_8.3.14 |
| SO fall time | t <sub>SO_fall</sub> | -      | -    | 75   | ns   | 80% to 20%<br>C <sub>load</sub> =1.6 pF  | P_8.3.15 |



Figure 16 SPI timing diagram

#### K-line



## 9 K-line

#### 9.1 K-line

The K-line module is a serial link bus interface device designed to provide bi-directional half-duplex communication interfacing. It is designed to interface vehicles via the special ISO K-line and meets the ISO standard 9141. The device's K-line bus driver's output is protected against bus shorts.



Figure 17 K-line block diagram



#### K-line

#### 9.2 Electrical characteristics K-line

#### Table 9 Electrical characteristics: K-line

 $V_{\rm S}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C: All voltages with respect to ground. Positive current flowing into pin (unless otherwise specified).

| Parameter                                                                                           | Symbol                 |                      | Values | 5                    | Unit | Note or<br>Test Condition                         | Number  |
|-----------------------------------------------------------------------------------------------------|------------------------|----------------------|--------|----------------------|------|---------------------------------------------------|---------|
|                                                                                                     |                        | Min.                 | Тур.   | Max.                 |      |                                                   |         |
| Output RX                                                                                           |                        |                      |        | I                    |      | 1                                                 | I       |
| Low level output voltage                                                                            | V <sub>RX,L</sub>      | -                    | -      | 0.4                  | V    | / <sub>RX</sub> = 100 μA                          | P_9.1.1 |
| High level output voltage                                                                           | V <sub>RX,H</sub>      | V5DD-<br>0.4         | -      | -                    | V    | / <sub>RX</sub> = -100 μA                         | P_9.1.2 |
| Input TX                                                                                            |                        |                      |        |                      |      |                                                   |         |
| Low level input voltage                                                                             | V <sub>TX,L</sub>      | -                    | -      | 1                    | V    |                                                   | P_9.2.1 |
| High level input voltage                                                                            | V <sub>TX,H</sub>      | 3.2                  | -      | -                    | V    |                                                   | P_9.2.2 |
| Hysteresis                                                                                          | V <sub>TX,Hys</sub>    | 280                  | 500    | 700                  | mV   |                                                   | P_9.2.3 |
| Pull up current                                                                                     | I <sub>PU_L</sub>      | -70                  | -100   | -150                 | μA   | at $V_{TX} = 0 V$                                 | P_9.2.4 |
| Pull up current                                                                                     | I <sub>PU_L</sub>      | -30                  | -      | -                    | μA   | at V <sub>TX</sub> = V <sub>V5DD</sub> -<br>0.6 V | P_9.2.5 |
| K-Line bus driver input/output K                                                                    | 0                      | <u> </u>             |        |                      |      |                                                   | 1       |
| Low level output voltage                                                                            | V <sub>KIO,O,L</sub>   | _                    | -      | 1.4                  | V    | TX = low,<br>R <sub>KIO</sub> = 480 Ω             | P_9.3.1 |
| Current limitation                                                                                  | I <sub>KIO(lim)</sub>  | 40                   | -      | 140                  | mA   |                                                   | P_9.3.2 |
| Low level input voltage                                                                             | V <sub>KIO,I,L</sub>   | -                    | -      | 0.4* <b>VS</b>       | V    |                                                   | P_9.3.3 |
| High level input voltage                                                                            | V <sub>KIO,I,H</sub>   | 0.6* <mark>VS</mark> | -      | -                    | V    |                                                   | P_9.3.4 |
| Hysteresis                                                                                          | V <sub>KIO,I,Hys</sub> | 0.02 * <b>VS</b>     | -      | 0.175<br>* <b>VS</b> | V    |                                                   | P_9.3.5 |
| Pull down current                                                                                   | I <sub>кю,pd</sub>     | 5                    | 10     | 15                   | μA   |                                                   | P_9.3.6 |
| <b>Transfer characteristics</b><br>$C_{RX} = 25 \text{ pF; } R_{KIO} = 540 \Omega; C_{KIO} \le 1.3$ |                        |                      |        |                      |      |                                                   |         |
| Receive frequency                                                                                   | f <sub>KIO,rec</sub>   | -                    | -      | 500                  | kHz  | C <sub>KIO</sub> = 0 pF                           | P_9.4.1 |
| Transmit frequency                                                                                  | f <sub>KIO,tran</sub>  | -                    | -      | 100                  | kHz  |                                                   | P_9.4.2 |
| Delay time KIO -> RX rising edge <sup>1)</sup>                                                      | t <sub>drR</sub>       | 0.05                 | -      | 0.5                  | μs   | C <sub>RX,load</sub> = 1.6 pF                     | P_9.4.3 |
| Delay time KIO -> RX falling edge <sup>1)</sup>                                                     | t <sub>dfR</sub>       | 0.05                 | -      | 0.5                  | μs   | C <sub>RX,load</sub> = 1.6 pF                     | P_9.4.4 |
| Delay time TX -> KIO rising edge <sup>1)2)</sup>                                                    | t <sub>drT</sub>       | 0.05                 | -      | 0.5                  | μs   | C <sub>KIO,load</sub> = 1.6 pF                    | P_9.4.5 |
| Delay time TX -> KIO falling edge <sup>1)</sup>                                                     | t <sub>dfT</sub>       | 0.05                 | -      | 0.5                  | μs   | C <sub>KIO,load</sub> = 1.6 pF                    | P_9.4.6 |

1) For definition see **Figure 18**.

2) Not subject of production test, behavior defined by external devices.



#### K-line



Figure 18 K-line transfer characteristics



#### Package outlines

## 10 Package outlines



Figure 19 PG-SSOP24

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products, and to be compliant with government regulations, the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: http://www.infineon.com/packages.

Dimensions in mm



**Revision history** 

# 11 Revision history

| Revision | Date       | Changes                                                                                                                  |  |  |  |  |  |
|----------|------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1.0      | 2012-09-12 | Data Sheet.                                                                                                              |  |  |  |  |  |
| 1.1      | 2012-12-19 | Parameter "Reset reaction time" on Page 12 increased.                                                                    |  |  |  |  |  |
| 1.2      | 2016-10-26 | Added variant TLE8080-3EM.                                                                                               |  |  |  |  |  |
|          |            | Parameter "Low Drop Voltage" on Page 11 is spilt in P_5.1.10a and P.5.1.10b.                                             |  |  |  |  |  |
|          |            | Removed "50%" indicator for VCSN signals in <b>Figure 7</b> , <b>Figure 8</b> , <b>Figure 9</b> and <b>Figure 10</b> .   |  |  |  |  |  |
|          |            | Removed pin "KIO" from P_4.1.5 in <b>Table 1</b> as covered by P_4.1.8.                                                  |  |  |  |  |  |
|          |            | Added "after a Diagnosis Read has been performed" to description of channel 4 and 5 over current status reset behavior.  |  |  |  |  |  |
|          |            | Editorial changes.                                                                                                       |  |  |  |  |  |
| 1.3      | 2021-01-15 | Parameter updates and improvements:                                                                                      |  |  |  |  |  |
|          |            | P_4.1.8: Maximum rating of KIO - minimum value reduced.                                                                  |  |  |  |  |  |
|          |            | P_4.5.1: <i>V</i> <sub>s</sub> functional range increased.                                                               |  |  |  |  |  |
|          |            | P_5.1.1: $V_{DD}$ functional range condition increased.                                                                  |  |  |  |  |  |
|          |            | P:_5.1.3: Load regulation improved                                                                                       |  |  |  |  |  |
|          |            | P:_5.1.4: Line regulation voltage range condition increased.                                                             |  |  |  |  |  |
|          |            | P_5.1.11: Re-defintion of low drop operation, P_5.1.9, P_5.1.10a and P_5.1.10b removed, low drop resistance value added. |  |  |  |  |  |
|          |            | Editorial changes.                                                                                                       |  |  |  |  |  |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2021-01-15 Published by Infineon Technologies AG 81726 Munich, Germany

© 2021 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document? Email: erratum@infineon.com

**Document reference** 

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.