

#### **Features**

- CMOS Schmitt-triggered inputs
- Under voltage lockout
- 3.3V logic compatible
- Output in phase with input
- Leadfree, RoHS compliant

## **Typical Applications**

- General Purpose Gate Driver
- DC-DC converters
- Plasma display panel (PDP) applications

# Single Low-Side Driver IC

**Product Summary** 

| Topology                                     | General Driver |
|----------------------------------------------|----------------|
| I <sub>o+</sub> & I <sub>o-</sub> (typical)  | 1.5A / 1.5A    |
| t <sub>on</sub> & t <sub>off</sub> (typical) | 50ns & 50ns    |

**Package Type** 





## **Ordering Information**

| Base Part Number Package Type |              | Standaı       | rd Pack  | Orderable Part Number |  |
|-------------------------------|--------------|---------------|----------|-----------------------|--|
| Dase Part Number              | Package Type | Form          | Quantity | Orderable Part Number |  |
| IRS44273L                     | SOT23-5      | Tape and Reel | 3000     | IRS44273LTRPBF        |  |



| Table of Contents                              | Page |
|------------------------------------------------|------|
| Typical connection diagram                     | 1    |
| Description                                    | 3    |
| Qualification Information                      | 4    |
| Absolute Maximum Ratings                       | 5    |
| Recommended Operating Conditions               | 5    |
| Static Electrical Characteristics              | 6    |
| Dynamic Electrical Characteristics             | 6    |
| Functional Block Diagrams                      | 7    |
| Input/Output Pin Equivalent Circuit Diagram    | 8    |
| Lead Definitions                               | 9    |
| Lead Assignments                               | 9    |
| Application Information and Additional Details | 10   |
| Package Details: SOT23-5                       | 11   |
| Package Details: SOT23-5, Tape and Reel        | 12   |
| Part Marking Information                       | 14   |
| Ordering Information                           | 15   |



## **Description**

The IRS44273L is a low voltage, power MOSFET and IGBT non-inverting gate driver. Proprietary latch immune CMOS technologies enable ruggedized monolithic construction. The logic input is compatible with standard CMOS or LSTTL output. The output driver features a current buffer stage.



#### Qualification Information<sup>†</sup>

| Qualification iiii              |                  |                                                                |  |  |  |  |
|---------------------------------|------------------|----------------------------------------------------------------|--|--|--|--|
| Qualification Level             |                  | Industrial <sup>††</sup>                                       |  |  |  |  |
|                                 |                  | Comments: This family of ICs has passed JEDEC'                 |  |  |  |  |
|                                 |                  | Industrial qualification. IR's Consumer qualification level is |  |  |  |  |
|                                 |                  | granted by extension of the higher Industrial level.           |  |  |  |  |
| Matatama One atticities I assal |                  | MSL1 <sup>†††</sup> 260°C                                      |  |  |  |  |
| Moisture Sensitivi              | ity Levei        | (per IPC/JEDEC J-STD-020)                                      |  |  |  |  |
|                                 | Machine Model    | Class B                                                        |  |  |  |  |
| ESD                             | Machine Model    | (per JEDEC standard JESD22-A115)                               |  |  |  |  |
| ESD                             | Human Bady Madal | Class 2                                                        |  |  |  |  |
|                                 | Human Body Model | (per EIA/JEDEC standard EIA/JESD22-A114)                       |  |  |  |  |
| IC Latabilla Taat               |                  | Class 1 Level A                                                |  |  |  |  |
| IC Latch-Up Test                |                  | (per JESD78)                                                   |  |  |  |  |
| RoHS Compliant                  |                  | Yes                                                            |  |  |  |  |

- † Qualification standards can be found at International Rectifier's web site <a href="http://www.irf.com/">http://www.irf.com/</a>
- †† Higher qualification ratings may be available should the user have such requirements. Please contact your International Rectifier sales representative for further information.
- ††† Higher MSL ratings may be available for the specific package types listed here. Please contact your International Rectifier sales representative for further information.

www.infineon.com/gdlowside



#### **Absolute Maximum Ratings**

Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. The device may not function or not be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. All voltage parameters are absolute voltages referenced to COM. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions.

| Symbol          | Definition                               |                            | Max                   | Units |
|-----------------|------------------------------------------|----------------------------|-----------------------|-------|
| $V_{CC}$        | Fixed supply voltage                     | -0.3                       | 25                    |       |
| Vo              | Output voltage                           | -0.3 V <sub>CC</sub> + 0.3 |                       | V     |
| V <sub>IN</sub> | Logic input voltage                      | -0.3                       | V <sub>CC</sub> + 0.3 |       |
| $P_D$           | Package power dissipation @ TA ≤ 25°C    | _                          | 250                   | mW    |
| $Rth_JA$        | Thermal resistance, junction to ambient  | _                          | 191                   | °C/W  |
| T <sub>J</sub>  | Junction temperature                     | _                          | 150                   |       |
| Ts              | Storage temperature                      | -55                        | 150                   | °C    |
| $T_L$           | Lead temperature (soldering, 10 seconds) | _                          | 300                   |       |

### **Recommended Operating Conditions**

For proper operation, the device should be used within the recommended conditions. All voltage parameters are absolute voltages referenced to COM unless otherwise stated in the table. The offset rating is tested with supply of  $V_{CC} = 15V$ .

| Symbol          | Definition           | Min | Max      | Units |
|-----------------|----------------------|-----|----------|-------|
| V <sub>CC</sub> | Fixed supply voltage |     | 20       |       |
| Vo              | Output voltage       | 0   | $V_{CC}$ | V     |
| $V_{IN}$        | Logic input voltage  | 0   | $V_{CC}$ |       |
| T <sub>A</sub>  | Ambient temperature  | -40 | 125      | °C    |



#### **Static Electrical Characteristics**

 $V_{CC}$  = 15V,  $T_A$  = 25°C unless otherwise specified. The  $V_{IN}$ , and  $I_{IN}$  parameters are referenced to COM and are applicable to input leads: IN. The  $V_O$  and  $I_O$  parameters are referenced to COM and are applicable to the output leads: OUT.

| Symbol           | Definition                                                   | Min | Тур  | Max  | Units | Test Conditions              |
|------------------|--------------------------------------------------------------|-----|------|------|-------|------------------------------|
| $V_{CCUV+}$      | Vcc supply undervoltage positive going threshold             | 9.2 | 10.2 | 11.2 |       |                              |
| $V_{CCUV}$       | Vcc supply undervoltage negative going threshold             | 8.2 | 9.2  | 10.2 |       |                              |
| $V_{CCUVH}$      | Vcc supply undervoltage lockout hysteresis                   | _   | 1.0  | _    |       |                              |
| $V_{IL}$         | Logic "0" input voltage (OUT = LO)                           |     | _    | 0.8  | V     |                              |
| $V_{IH}$         | Logic "1" input voltage (OUT = HI)                           | 2.5 | _    |      |       |                              |
| $V_{OH}$         | High level output voltage, V <sub>BIAS</sub> -V <sub>O</sub> | l   |      | 1.4  |       | $I_O = 0 \text{ mA}$         |
| $V_{OL}$         | Low level output voltage, V <sub>O</sub>                     |     | _    | 0.15 |       | $I_O = 20 \text{ mA}$        |
| I <sub>IN+</sub> | Logic "1" input bias current                                 |     | 5    | 15   |       | $V_{IN} = 5V$                |
| I <sub>IN-</sub> | Logic "0" input bias current                                 | -30 | -10  |      | μΑ    | $V_{IN} = 0V$                |
| I <sub>QCC</sub> | Quiescent V <sub>CC</sub> supply current                     |     | 170  | 340  |       | $V_{IN} = 0V \text{ or } 5V$ |
| I <sub>O+</sub>  | Output high short circuit pulsed current                     |     | 1.5  |      | Α     | $V_O = 0V$ , $V_{IN} = 5V$   |
| I <sub>O-</sub>  | Output low short circuit pulsed current                      | _   | 1.5  |      | А     | $V_0 = 15V, V_{IN} = 0V$     |

Dynamic Electrical Characteristics  $V_{CC}$  = 15V,  $T_A$  = 25°C, and  $C_L$  = 1000pF unless otherwise specified.

| Symbol           | Definition                 | Min | Тур | Max | Units | Test Conditions |
|------------------|----------------------------|-----|-----|-----|-------|-----------------|
| t <sub>on</sub>  | Turn-on propagation delay  | _   | 50  | 95  |       |                 |
| t <sub>off</sub> | Turn-off propagation delay | _   | 50  | 95  |       | Figure 2        |
| t <sub>r</sub>   | Turn-on rise time          | _   | 25  | 55  | ns    | Figure 2        |
| t <sub>f</sub>   | Turn-off fall time         | _   | 25  | 55  |       |                 |



**Functional Block Diagram** 





## **Input/Output Pin Equivalent Circuit Diagrams**





#### **Pin Definitions**

| PIN | Symbol | Description                              |  |
|-----|--------|------------------------------------------|--|
| 1   | IN     | Logic input for gate driver output (OUT) |  |
| 2   | COM    | Ground                                   |  |
| 3   | OUT    | Gate drive output                        |  |
| 4   | OUT    | Gate drive output                        |  |
| 5   | VCC    | Supply Voltage                           |  |

## **Pin Assignments**





## **Application Information and Additional Details**



Figure 1: Input/output Timing Diagram



**Figure 2: Switching Time Waveform Definitions** 



## Package Details, SOT23-5





| SYMBOL | MIN      | MAX  |  |  |  |
|--------|----------|------|--|--|--|
| Α      | 0.90     | 1.45 |  |  |  |
| A1     | 0.00     | 0.15 |  |  |  |
| A2     | 0.90     | 1.30 |  |  |  |
| В      | 0.25     | 0.50 |  |  |  |
| С      | 0.09     | 0.20 |  |  |  |
| D      | 2.80     | 3.00 |  |  |  |
| Е      | 2.60     | 3.00 |  |  |  |
| E1     | 1.50     | 1.75 |  |  |  |
| е      | 0.95     | REF  |  |  |  |
| e1     | 1.90 REF |      |  |  |  |
| L      | 0.35     | 0.55 |  |  |  |
| α      | 08       | 108  |  |  |  |

NOTE: ALL MEASUREMENTS ARE IN MILLIMETERS.



#### Package details: SOT23-5, Tape and Reel







## Package details: SOT23-5, Tape and Reel







## **Part Marking information**

## **Top Marking**



#### **BOTTOM MARKING**



www.infineon.com/gdlowside



The information provided in this document is believed to be accurate and reliable. However, International Rectifier assumes no responsibility for the consequences of the use of this information. International Rectifier assumes no responsibility for any infringement of patents or of other rights of third parties which may result from the use of this information. No license is granted by implication or otherwise under any patent or patent rights of International Rectifier. The specifications mentioned in this document are subject to change without notice. This document supersedes and replaces all information previously supplied.

For technical support, please contact IR's Technical Assistance Center <a href="http://www.irf.com/technical-info/">http://www.irf.com/technical-info/</a>

#### **WORLD HEADQUARTERS:**

101N Sepulveda Blvd., El Segundo, California 90245 Tel: (310) 252-7105