

## IFX007T

Industrial & Multi Purpose NovalithIC™



### 1 Overview

#### **Quality Requirement Category: Industrial**

#### Features

- Path resistance of max. 12.8 mΩ @ 25°C (typ. 10.0 mΩ @ 25°C)
   High side: max. 6.5 mΩ @ 25°C (typ. 5.3 mΩ @ 25°C)
   Low side: max. 6.3 mΩ @ 25°C (typ. 4.7 mΩ @ 25°C)
- Enhanced switching speed for reduced switching losses
- Capable for high PWM frequency combined with active freewheeling
- Switched mode current limitation for reduced power dissipation in overcurrent
- Current limitation level of 55 A min.
- Status flag diagnosis with current sense capability
- Overtemperature shutdown with latch behavior
- Undervoltage shutdown
- Driver circuit with logic level inputs
- Adjustable slew rates for optimized EMI
- Operation up to 40 V
- Green Product (RoHS compliant)
- JESD47I Qualified

#### Description

The IFX007T is an integrated high current half bridge for motor drive applications. It is part of the Industrial & Multi Purpose NovalithIC<sup>™</sup> family containing one p-channel high-side MOSFET and one n-channel low-side MOSFET with an integrated driver IC in one package. Due to the p-channel high-side switch the need for a charge pump is eliminated thus minimizing EMI. Interfacing to a microcontroller is made easy by the integrated driver IC which features logic level inputs, diagnosis with current sense, slew rate adjustment, dead time generation and protection against overtemperature, undervoltage, overcurrent and short circuit.

The IFX007T provides a cost optimized solution for protected high current PWM motor drives with very low board space consumption.





#### Overview

| Туре    | Package      | Marking |
|---------|--------------|---------|
| IFX007T | PG-TO263-7-1 | IFX007T |



## **Table of Contents**

| 1                                                                                                                                                                      | Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>2</b><br>2.1<br>2.2                                                                                                                                                 | Block diagram         4           Block diagram         4           Terms         4                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| <b>3</b><br>3.1<br>3.2                                                                                                                                                 | Pin configuration5Pin assignment5Pin definitions and functions5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| <b>4</b><br>4.1<br>4.2<br>4.3                                                                                                                                          | General product characteristics6Absolute maximum ratings6Functional range7Thermal resistance7                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| <b>5</b><br>5.1<br>5.2.1<br>5.2.2<br>5.2.3<br>5.3.1<br>5.3.2<br>5.3.3<br>5.3.4<br>5.3.5<br>5.4<br>5.4.1<br>5.4.2<br>5.4.3<br>5.4.2<br>5.4.3<br>5.4.4<br>5.4.5<br>5.4.6 | Block description and characteristics8Supply characteristics8Power stages9Power stages - static characteristics10Switching times11Power stages - dynamic characteristics12Protection functions12Undervoltage shutdown12Overtemperature protection13Current limitation13Short circuit protection15Electrical characteristics - protection functions15Control and diagnostics16Input circuit16Dead time generation16Adjustable slew rate16Status flag diagnosis with current sense capability16Truth table18Electrical characteristics - control and diagnostics18 |
| <b>6</b><br>6.1<br>6.2<br>6.3                                                                                                                                          | Application information21Application circuit21Layout considerations21PWM control22                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 7                                                                                                                                                                      | Package Outlines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 8                                                                                                                                                                      | Revision History                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



#### Block diagram

### 2 Block diagram

The IFX007T is part of the Industrial & Multi Purpose NovalithIC<sup>™</sup> family containing three separate chips in one package: One p-channel high-side MOSFET and one n-channel low-side MOSFET together with a driver IC, forming an integrated high current half-bridge. All three chips are mounted on one common lead frame, using the chip-on chip and chip-by-chip technology. The power switches utilize vertical MOS technologies to ensure optimum on state resistance. Due to the p-channel high-side switch the need for a charge pump is eliminated thus minimizing EMI. Interfacing to a microcontroller is made easy by the integrated driver IC which features logic level inputs, diagnosis with current sense, slew rate adjustment, dead time generation and protection against overtemperature, undervoltage, overcurrent and short circuit. The IFX007T can be combined with other IFX007Ts to form a H-bridge or a3-phase drive configuration.

### 2.1 Block diagram



Figure 1 Block diagram

#### 2.2 Terms

Following figure shows the terms used in this data sheet.



Figure 2 Terms



Pin configuration

## 3 Pin configuration

#### 3.1 Pin assignment



#### Figure 3 Pin assignment IFX007T (top view)

### 3.2 Pin definitions and functions

#### Table 1Pin definitions and functions

| Pin | Symbol | I/O | Function                                                                                                        |
|-----|--------|-----|-----------------------------------------------------------------------------------------------------------------|
| 1   | GND    | -   | Ground                                                                                                          |
| 2   | IN     | I   | Input<br>Defines whether high - or low-side switch is activated                                                 |
| 3   | INH    | I   | Inhibit<br>When set to low device goes in sleep mode                                                            |
| 4,8 | OUT    | 0   | Power output of the bridge                                                                                      |
| 5   | SR     | 1   | Slew Rate<br>The slew rate of the power switches can be adjusted by connecting<br>a resistor between SR and GND |
| 6   | IS     | 0   | Current Sense and Diagnostics                                                                                   |
| 7   | VS     | -   | Supply                                                                                                          |

#### Bold type: pin needs power wiring



#### **General product characteristics**

## 4 General product characteristics

The device is intended to be used in an industrial or consumer environment. The circumstances, how the device environment must look like are described in this chapter.

#### 4.1 Absolute maximum ratings

Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### Table 2Absolute maximum ratings1)

 $T_i = 25$  °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                              | Symbol                                   |      | Values |      | Unit | Note or                                                  | Number   |
|--------------------------------------------------------|------------------------------------------|------|--------|------|------|----------------------------------------------------------|----------|
|                                                        |                                          | Min. | Тур.   | Max. |      | <b>Test Condition</b>                                    |          |
| Voltages                                               |                                          |      |        | 1    |      |                                                          |          |
| Supply voltage                                         | Vs                                       | -0.3 | -      | 40   | V    | -                                                        | P_4.1.1  |
| Drain-source voltage high side                         | V <sub>DS(HS)</sub>                      | -40  | -      | -    | V    | <i>T</i> <sub>i</sub> ≥25°C                              | P_4.1.2  |
|                                                        |                                          | -38  | -      | -    | V    | <i>T</i> <sub>i</sub> < 25°C                             |          |
| Drain-source voltage low side                          | V <sub>DS(LS)</sub>                      | -    | -      | 40   | V    | $T_i \ge 25^{\circ}C$                                    | P_4.1.3  |
|                                                        |                                          | _    | -      | 38   | V    | T <sub>i</sub> < 25°C                                    |          |
| Logic input voltage                                    | V <sub>IN</sub><br>V <sub>INH</sub>      | -0.3 | -      | 5.3  | V    | -                                                        | P_4.1.4  |
| Voltage at SR pin                                      | V <sub>SR</sub>                          | -0.3 | -      | 1.0  | V    | -                                                        | P_4.1.5  |
| Voltage between VS and IS pin                          | V <sub>S</sub> -V <sub>IS</sub>          | -0.3 | -      | 40   | V    | -                                                        | P_4.1.6  |
| Voltage at IS pin                                      | V <sub>IS</sub>                          | -20  | _      | 40   | V    | -                                                        | P_4.1.7  |
| Voltage transient between VS and GND pin <sup>2)</sup> | dVs                                      | -1   | -      | 1    | V    | Transient fall/rise<br>time: t <sub>trans</sub> > 85 ns. | P_4.1.8  |
| Currents                                               | 1                                        |      | I      |      |      |                                                          |          |
| HS/LS continuous drain current                         | I <sub>D(HS)</sub><br>I <sub>D(LS)</sub> | -50  | -      | 50   | A    | switch active                                            | P_4.1.9  |
| HS/LS pulsed drain current <sup>3)</sup>               | I <sub>D(HS)</sub><br>I <sub>D(LS)</sub> | -117 | -      | 117  | A    | t <sub>pulse</sub> = 10 ms<br>single pulse               | P_4.1.10 |
| Temperatures                                           |                                          |      |        |      |      |                                                          | ·        |
| Junction temperature                                   | T <sub>i</sub>                           | -40  | -      | 150  | °C   | -                                                        | P_4.1.1  |
| Storage temperature                                    | T <sub>stg</sub>                         | -55  | _      | 150  | °C   | -                                                        | P_4.1.12 |
| ESD susceptibility                                     | 0                                        |      | I.     |      |      | 1                                                        | 1        |
| ESD resistivity HBM                                    | V <sub>ESD</sub>                         |      |        |      | kV   | HBM <sup>4)</sup>                                        | P_4.1.1  |
| IN, INH, SR, IS                                        |                                          | -2   | -      | 2    |      |                                                          |          |
| OUT, GND, VS<br>1) Not subject to production test, spe |                                          | -6   | -      | 6    |      |                                                          |          |

1) Not subject to production test, specified by design.

2) "Under Voltage Shut Down" shall not be triggered.

3) Maximum reachable current may be smaller depending on current limitation level.

4) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS-001 (1.5 k $\Omega$ , 100 pF).



#### **General product characteristics**

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

#### 4.2 Functional range

The parameters of the functional range are listed in the following table:

#### Table 3 Functional range

| Parameter                       | Symbol              |      | Values |      | Unit | Note or                      | Number  |
|---------------------------------|---------------------|------|--------|------|------|------------------------------|---------|
|                                 |                     | Min. | Тур.   | Max. |      | <b>Test Condition</b>        |         |
| Supply voltage range for normal | V <sub>S(nor)</sub> | 8    | -      | 40   | V    | <i>T</i> <sub>j</sub> ≥ 25°C | P_4.2.1 |
| operation                       |                     | 8    | -      | 38   | V    | <i>T</i> <sub>j</sub> < 25°C |         |
| Junction temperature            | T <sub>j</sub>      | -40  | -      | 150  | °C   | -                            | P_4.2.2 |

Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table.

#### 4.3 Thermal resistance

This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to **www.jedec.org** 

#### Table 4 Thermal resistance

| Parameter                                                                                                             | Symbol                |      | Value | 5    | Unit | Note or               | Number  |
|-----------------------------------------------------------------------------------------------------------------------|-----------------------|------|-------|------|------|-----------------------|---------|
|                                                                                                                       |                       | Min. | Тур.  | Max. |      | <b>Test Condition</b> |         |
| Thermal resistance<br>Junction-case, high-side switch                                                                 | R <sub>thJC(HS)</sub> | -    | 0.55  | 0.8  | K/W  | 1)                    | P_4.3.1 |
| $\frac{R_{\text{thjc(HS)}} = \Delta T_{j(HS)} / P_{v(HS)}}{\text{Thermal resistance}}$ Junction-case, low-side switch | R <sub>thJC(LS)</sub> | _    | 1.1   | 1.6  | K/W  | 1)                    | P_4.3.2 |
| $\frac{R_{\text{thjc(LS)}} = \Delta T_{\text{j(LS)}} / P_{\text{v(LS)}}}{\text{Thermal resistance}}$ Junction-ambient | R <sub>thJA</sub>     | -    | 19    | -    | K/W  | 1) 2)                 | P_4.3.3 |

1) Not subject to production test, specified by design.

 Specified R<sub>thJA</sub> value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70µm Cu, 2 x 35µm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.



### 5 Block description and characteristics

#### 5.1 Supply characteristics

#### Table 5 Supply characteristics

 $V_{\rm S} = 24 \, {\rm V}, T_{\rm j} = 25 \, {\rm ^{\circ}C}, I_{\rm L} = 0 \, {\rm A},$ 

all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter         | Symbol               | l Values |      |      | Unit | Note or                                                                                                                                     | Number  |
|-------------------|----------------------|----------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                   |                      | Min.     | Тур. | Max. |      | <b>Test Condition</b>                                                                                                                       |         |
| General           |                      |          |      |      | -    |                                                                                                                                             |         |
| Supply current    | I <sub>VS(on)</sub>  | _        | 2.3  | 2.8  | mA   | $V_{\rm INH} = 5 V$<br>$V_{\rm IN} = 0 V \text{ or } 5 V$<br>$R_{\rm SR} = 0 \Omega$<br>DC-mode<br>normal operation<br>(no fault condition) | P_5.1.1 |
| Quiescent current | I <sub>VS(off)</sub> | -        | 7    | 10   | μΑ   | $V_{\rm INH} = 0 V$<br>$V_{\rm IN} = 0 V \text{ or } 5 V^{1)}$                                                                              | P_5.1.2 |

1) Not subject to production test, specified by design.



Figure 4 Typical quiescent current vs. junction temperature



#### 5.2 Power stages

The power stages of the IFX007T consist of a p-channel vertical DMOS transistor for the high-side switch and an n-channel vertical DMOS transistor for the low-side switch. All protection and diagnostic functions are located in a separate top chip. Both switches allow active freewheeling and thus minimizing power dissipation during PWM control.

The on state resistance  $R_{ON}$  is dependent on the supply voltage  $V_S$  as well as on the junction temperature  $T_j$ . The typical on state resistance characteristics are shown in **Figure 5** and **Figure 6**.



Figure 5 Typical ON-state resistance vs. supply voltage



#### Block description and characteristics





#### 5.2.1 Power stages - static characteristics

#### Table 6 Power stages - static characteristics

 $V_{\rm S}$  = 24 V,  $T_{\rm j}$  = 25 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                             | Symbol               |      | Value | s    | Unit | Note or<br>Test Condition                              | Number  |
|-------------------------------------------------------|----------------------|------|-------|------|------|--------------------------------------------------------|---------|
|                                                       |                      | Min. | Тур.  | Max. | _    |                                                        |         |
| High-side switch - static chara                       | cteristics           | 1    |       |      |      |                                                        | -1      |
| ON state high-side resistance                         | R <sub>ON(HS)</sub>  | -    | 5.3   | 6.5  | mΩ   | $I_{\rm OUT} = 9  {\rm A};  V_{\rm S} = 13.5  {\rm V}$ | P_5.2.1 |
| Leakage current high side                             | I <sub>L(LKHS)</sub> | -    | -     | 1    | μA   | $V_{\rm INH} = 0  \rm V;  V_{\rm OUT} = 0  \rm V$      | P_5.2.2 |
| Reverse diode forward-voltage high side <sup>1)</sup> | V <sub>DS(HS)</sub>  | -    | 0.8   | 0.9  | V    | I <sub>OUT</sub> = -9 Α                                | P_5.2.3 |
| Low-side switch - static charae                       | cteristics           | +    |       |      |      | -                                                      |         |
| ON-state low-side resistance                          | R <sub>ON(LS)</sub>  | -    | 4.7   | 6.3  | mΩ   | $I_{\rm OUT}$ = -9 A; $V_{\rm S}$ = 13.5 V             | P_5.2.4 |
| Leakage current low side                              | I <sub>L(LKLS)</sub> | -    | -     | 1    | μA   | $V_{\rm INH} = 0$ V; $V_{\rm OUT} = V_{\rm S}$         | P_5.2.5 |
| Reverse diode forward-voltage low side                | -V <sub>DS(LS)</sub> | -    | 0.8   | 0.9  | V    | <i>I</i> <sub>OUT</sub> = 9 A                          | P_5.2.6 |
|                                                       |                      |      |       |      |      |                                                        |         |

1) Due to active freewheeling, diode is conducting only for a few  $\mu$ s, depending on  $R_{sR}$ .



#### 5.2.2 Switching times



Figure 7 Definition of switching times high side (*R*<sub>load</sub> to GND)



Figure 8 Definition of switching times low side (*R*<sub>load</sub> to *V*<sub>s</sub>)

Due to the timing differences for the rising and the falling edge there will be a slight difference between the length of the input pulse and the length of the output pulse. It can be calculated using the following formulas:

- $\Delta t_{\text{HS}} = (t_{\text{dr(HS)}} + 0.5 t_{\text{r(HS)}}) (t_{\text{df(HS)}} + 0.5 t_{\text{f(HS)}})$
- $\Delta t_{\text{LS}} = (t_{\text{df(LS)}} + 0.5 t_{\text{f(LS)}}) (t_{\text{dr(LS)}} + 0.5 t_{\text{r(LS)}}).$



#### 5.2.3 Power stages - dynamic characteristics

The slew rate resistor at the SR-pin shall not exceed the max. slew rate resistor value of  $R_{SR} \le 51 \text{ k}\Omega$ .

#### Table 7 Power stages - dynamic characteristics

 $V_{\rm S}$  = 24 V,  $T_{\rm i}$  = 25 °C,  $R_{\rm load}$  = 4  $\Omega$ , single pulse,

all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                   | Symbol              |               | Value       | s           | Unit | Note or<br>Test Condition                                | Number   |
|-----------------------------|---------------------|---------------|-------------|-------------|------|----------------------------------------------------------|----------|
|                             |                     | Min.          | Тур.        | Max.        |      |                                                          |          |
| High-side switch dynamic cl | haracteristic       | :s            |             |             | -    |                                                          |          |
| Rise-time of HS             | t <sub>r(HS)</sub>  | 0.05<br>0.22  | 0.25<br>1.3 | 0.75<br>4.7 | μs   | $R_{\rm SR} = 0 \ \Omega$<br>$R_{\rm SR} = 51 \ k\Omega$ | P_5.2.7  |
| Switch-ON delay time HS     | $t_{ m dr(HS)}$     | 1.5<br>2      | 3.4<br>15   | 4.6<br>31   | μs   | $R_{\rm SR} = 0 \ \Omega$<br>$R_{\rm SR} = 51 \ k\Omega$ | P_5.2.8  |
| Fall-time of HS             | t <sub>f(HS)</sub>  | 0.05<br>0.22  | 0.25<br>1.3 | 0.7<br>4.5  | μs   | $R_{\rm SR} = 0 \ \Omega$<br>$R_{\rm SR} = 51 \ k\Omega$ | P_5.2.9  |
| Switch-OFF delay time HS    | t <sub>df(HS)</sub> | 0.8<br>1.1    | 2.4<br>9    | 4.1<br>21   | μs   | $R_{\rm SR} = 0 \ \Omega$<br>$R_{\rm SR} = 51 \ k\Omega$ | P_5.2.10 |
| Low-side switch dynamic ch  | aracteristic        | s             |             |             | -    |                                                          |          |
| Rise-time of LS             | $t_{r(LS)}$         | 0.05<br>0.22  | 0.25<br>1.3 | 0.7<br>4.5  | μs   | $R_{\rm SR} = 0 \ \Omega$<br>$R_{\rm SR} = 51 \ k\Omega$ | P_5.2.11 |
| Switch-OFF delay time LS    | $t_{\rm dr(LS)}$    | 0.2<br>1      | 1.5<br>7    | 2.5<br>16   | μs   | $R_{\rm SR}$ = 0 Ω<br>$R_{\rm SR}$ = 51 kΩ               | P_5.2.12 |
| Fall-time of LS             | $t_{\rm f(LS)}$     | 0.025<br>0.18 | 0.25<br>1.3 | 0.7<br>4.5  | μs   | $R_{\rm SR} = 0 \ \Omega$<br>$R_{\rm SR} = 51 \ k\Omega$ | P_5.2.13 |
| Switch-ON delay time LS     | $t_{\rm df(LS)}$    | 1.6<br>2.0    | 4.2<br>16   | 5.9<br>36   | μs   | $R_{\rm SR} = 0 \ \Omega$<br>$R_{\rm SR} = 51 \ k\Omega$ | P_5.2.14 |

#### 5.3 **Protection functions**

The device provides integrated protection functions. These are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not to be used for continuous or repetitive operation, with the exception of the current limitation (**Chapter 5.3.3**). In case of overtemperature the IFX007T will apply the slew rate determined by the connected slew rate resistor. In current limitation mode the highest slew rate possible will be applied independent of the connected slew rate resistor. Overtemperature and overcurrent are indicated by a fault current  $I_{IS(LIM)}$  at the IS pin as described in the paragraph "Status flag diagnosis with current sense capability" on Page 16 and Figure 12.

#### 5.3.1 Undervoltage shutdown

To avoid uncontrolled motion of the driven motor at low voltages the device shuts off (output is tri-state), if the supply voltage drops below the switch-off voltage  $V_{UV(OFF)}$ . The IC becomes active again with a hysteresis  $V_{UV(HY)}$  if the supply voltage rises above the switch-on voltage  $V_{UV(ON)}$ .



#### 5.3.2 Overtemperature protection

The IFX007T is protected against overtemperature by an integrated temperature sensor. Overtemperature leads to a shutdown of both output stages. This state is latched until the device is reset by a low signal with a minimum length of  $t_{\text{reset}}$  at the INH pin, provided that its temperature has decreased at least the thermal hysteresis  $\Delta T$  in the meantime.

Repetitive use of the overtemperature protection impacts lifetime.

#### 5.3.3 Current limitation

The current in the bridge is measured in both switches. As soon as the current in forward direction in one switch (high side or low side) is reaching the limit  $I_{CLx}$ , this switch is deactivated and the other switch is activated for  $t_{CLS}$ . During that time all changes at the IN pin are ignored. However, the INH pin can still be used to switch both MOSFETs off. After  $t_{CLS}$  the switches return to their initial setting. The error signal at the IS pin is reset after 2 \*  $t_{CLS}$ . Unintentional triggering of the current limitation by short current spikes (e.g. inflicted by EMI coming from the motor) is suppressed by internal filter circuitry. Due to thresholds and reaction delay times of the filter circuitry the effective current limitation level  $I_{CLx}$  depends on the slew rate of the load current dl/dt as shown in **Figure 10**.



Figure 9 Timing diagram current limitation (inductive load)





Figure 10 Typical current limitation detection level vs. current slew rate dI\_/dt



Figure 11 Typical current limitation detection levels vs. supply voltage

In combination with a typical inductive load, such as a motor, this results in a switched mode current limitation. This method of limiting the current has the advantage of greatly reduced power dissipation in the IFX007T compared to driving the MOSFET in linear mode. Therefore it is possible to use the current limitation



#### Block description and characteristics

for a short time without exceeding the maximum allowed junction temperature (e.g. for limiting the inrush current during motor start up). However, the regular use of the current limitation is allowed as long as the specified maximum junction temperature is not exceeded. Exceeding this temperature can reduce the lifetime of the device.

#### 5.3.4 Short circuit protection

The device provides embedded protection functions against

- output short circuit to ground
- output short circuit to supply voltage
- short circuit of load

The short circuit protection is realized by the previously described current limitation in combination with the overtemperature shutdown of the device.

#### 5.3.5 Electrical characteristics - protection functions

#### Table 8 Electrical characteristics - protection functions

 $V_{\rm S}$  = 24 V,  $T_{\rm j}$  = 25 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                   | Symbol                                 | Values |      |      | Unit | Note or                         | Number  |
|---------------------------------------------|----------------------------------------|--------|------|------|------|---------------------------------|---------|
|                                             |                                        | Min.   | Тур. | Max. |      | Test Condition                  |         |
| Undervoltage shutdown                       | 1                                      |        | - I  | - I  | 1    |                                 | 1       |
| Switch-ON voltage                           | V <sub>UV(ON)</sub>                    | -      | -    | 5.0  | V    | V <sub>s</sub> increasing       | P_5.3.1 |
| Switch-OFF voltage <sup>1)</sup>            | V <sub>UV(OFF)</sub>                   | 3.3    | -    | 4.7  | V    | $V_{\rm S}$ decreasing, INH = 1 | P_5.3.2 |
| ON/OFF hysteresis                           | V <sub>UV(HY)</sub>                    | -      | 0.3  | -    | V    | 2)                              | P_5.3.3 |
| Current limitation                          |                                        |        |      |      |      |                                 |         |
| Current limitation detection<br>level HS/LS | I <sub>CLH0</sub><br>I <sub>CLL0</sub> | 55     | 77   | 98   | A    | V <sub>S</sub> = 13.5 V         | P_5.3.4 |
| Current limitation timing                   |                                        |        |      |      |      | 1                               |         |
| Shut OFF time for HS and LS                 | t <sub>CLS</sub>                       | 70     | 115  | 210  | μs   | 2)                              | P_5.3.5 |
| Thermal shutdown                            |                                        |        |      |      |      | 1                               |         |
| Thermal shutdown junction temperature       | T <sub>jSD</sub>                       | 155    | 175  | 200  | °C   | -                               | P_5.3.6 |
| Thermal switch-ON junction temperature      | T <sub>jSO</sub>                       | 150    | -    | 190  | °C   | -                               | P_5.3.7 |
| Thermal hysteresis                          | DT                                     | -      | 7    | -    | K    | 2)                              | P_5.3.8 |
| Reset pulse at INH Pin (INH low)            | t <sub>reset</sub>                     | 4      | -    | -    | μs   | 2)                              | P_5.3.9 |

1) With decreasing  $V_{\rm s}$  < 5.5 V activation of the current limitation mode may occur before undervoltage shutdown.

2) Not subject to production test, specified by design.



### 5.4 Control and diagnostics

#### 5.4.1 Input circuit

The control inputs IN and INH consist of TTL/CMOS compatible schmitt triggers with hysteresis which control the integrated gate drivers for the MOSFETs. Setting the INH pin to high enables the device. In this condition one of the two power switches is switched on depending on the status of the IN pin. To deactivate both switches, the INH pin has to be set to low. No external driver is needed. The IFX007T can be interfaced directly to a microcontroller, as long as the maximum ratings in **Chapter 4.1** are not exceeded.

#### 5.4.2 Dead time generation

In bridge applications it has to be assured that the high-side and low-side MOSFET are not conducting at the same time, connecting directly the battery voltage to GND. This is assured by a circuit in the driver IC, generating a so called dead time between switching off one MOSFET and switching on the other. The dead time generated in the driver IC is automatically adjusted to the selected slew rate.

#### 5.4.3 Adjustable slew rate

In order to optimize electromagnetic emission, the switching speed of the MOSFETs is adjustable by an external resistor. The slew rate pin SR allows the user to optimize the balance between emission and power dissipation within his own application by connecting an external resistor  $R_{SR}$  to GND.

#### 5.4.4 Status flag diagnosis with current sense capability

The sense pin IS is used as a combined current sense and error flag output.

In normal operation (current sense mode), a current source is connected to the status pin, which delivers a current proportional to the forward load current flowing through the active high-side switch. The sense current can be calculated out of the load current by the following equation:

$$I_{\rm IS} = \frac{1}{\rm dk}_{\rm ILIS} \cdot I_{\rm L} + I_{\rm IS(offset)}$$
(5.1)

The other way around, the load current can be calculated out of the sense current by following equation:

$$I_{\rm L} = dk_{\rm ILIS} \cdot (I_{\rm IS} - I_{\rm IS(offset)})$$
(5.2)

The differential current sense ratio  $dk_{ilis}$  is defined by:

$$dk_{1L1S} = \frac{I_{L2} - I_{L1}}{I_{1S}(I_{L2}) - I_{1S}(I_{L1})}$$
(5.3)

If the high side drain current is zero ( $I_{SD(HS)} = 0A$ ) the offset current  $I_{IS} = I_{IS(offset)}$  still will be driven.

The external resistor  $R_{IS}$  determines the voltage per IS output current. The voltage can be calculated by  $V_{IS} = R_{IS} \cdot I_{IS}$ .

In case of a fault condition the status output is connected to a current source which is independent of the load current and provides  $I_{IS(lim)}$ . The maximum voltage at the IS pin is determined by the choice of the external resistor and the supply voltage. In case of current limitation the  $I_{IS(lim)}$  is activated for 2 \*  $t_{CLS}$ .



#### Block description and characteristics



Figure 12 Sense current and fault current



Figure 13 Sense current vs. load current



#### 5.4.5 Truth table

#### Table 9 Truth table

| Device State                   | Inputs |    | Outp | uts |                         | Mode                                        |
|--------------------------------|--------|----|------|-----|-------------------------|---------------------------------------------|
|                                | INH    | IN | HSS  | LSS | IS                      | -                                           |
| Normal operation               | 0      | Х  | OFF  | OFF | 0                       | Stand-by mode                               |
|                                | 1      | 0  | OFF  | ON  | I <sub>IS(offset)</sub> | LSS active                                  |
|                                | 1      | 1  | ON   | OFF | CS                      | HSS active                                  |
| Undervoltage (UV)              | Х      | Х  | OFF  | OFF | 0                       | UV lockout, reset                           |
| Overtemperature (OT)           | 0      | Х  | OFF  | OFF | 0                       | Stand-by mode, reset of latch               |
| or short circuit of HSS or LSS | 1      | Х  | OFF  | OFF | 1                       | Shutdown with latch, error detected         |
| Current limitation mode/       | 1      | 1  | OFF  | ON  | 1                       | Switched mode, error detected <sup>1)</sup> |
| overcurrent (OC)               | 1      | 0  | ON   | OFF | 1                       | Switched mode, error detected <sup>1)</sup> |

1) Will return to normal operation after  $t_{CLS}$ ; Error signal is reset after  $2^{*}t_{CLS}$  (see **Chapter 5.3.3**)

#### Table 10

| Inputs         | Switches           | Current sense / status flag IS                                                                     |  |  |  |
|----------------|--------------------|----------------------------------------------------------------------------------------------------|--|--|--|
| 0 = Logic LOW  | OFF = switched off | <pre>I_IS(offset) = Current sense - Offset (for<br/>conditions see table: Current<br/>sense)</pre> |  |  |  |
| 1 = Logic HIGH | ON = switched on   | CS = Current sense - high side (for<br>conditions see table: Current<br>sense)                     |  |  |  |
| X = 0 or 1     |                    | 1 = Logic HIGH (error)                                                                             |  |  |  |
|                |                    | 0 = No output                                                                                      |  |  |  |

#### 5.4.6 Electrical characteristics - control and diagnostics

#### Table 11 Electrical characteristics - control and diagnostics

 $V_{\rm S}$  = 24 V,  $T_{\rm j}$  = 25 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                     | Symbol                                    | Values |      |      | Unit | Note or                                | Number  |
|-------------------------------|-------------------------------------------|--------|------|------|------|----------------------------------------|---------|
|                               |                                           | Min.   | Тур. | Max. |      | <b>Test Condition</b>                  |         |
| Control inputs (IN and INH)   |                                           |        |      |      | -    |                                        |         |
| High level voltage<br>INH, IN | V <sub>INH(H)</sub><br>V <sub>IN(H)</sub> | -      | 1.6  | 2    | V    | -                                      | P_5.4.1 |
| Low level voltage<br>INH, IN  | V <sub>INH(L)</sub><br>V <sub>IN(L)</sub> | 1.1    | 1.3  | -    | V    | -                                      | P_5.4.2 |
| Input voltage hysteresis      | V <sub>INHHY</sub><br>V <sub>INHY</sub>   | -      | 300  | -    | mV   | 1)                                     | P_5.4.3 |
| Input current high level      | I <sub>INH(H)</sub><br>I <sub>IN(H)</sub> | 15     | 30   | 100  | μΑ   | $V_{\rm IN} = V_{\rm INH} = 5.3 \rm V$ | P_5.4.4 |



#### Table 11 Electrical characteristics - control and diagnostics (cont'd)

 $V_{\rm S}$  = 24 V,  $T_{\rm j}$  = 25 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                                                  | Symbol                                    | Values |      |      | Unit            | Note or                                                                                                        | Number  |
|--------------------------------------------------------------------------------------------|-------------------------------------------|--------|------|------|-----------------|----------------------------------------------------------------------------------------------------------------|---------|
|                                                                                            |                                           | Min.   | Тур. | Max. |                 | <b>Test Condition</b>                                                                                          |         |
| Input current low level                                                                    | I <sub>INH(L)</sub><br>I <sub>IN(L)</sub> | 15     | 25   | 50   | μΑ              | $V_{\rm IN} = V_{\rm INH} = 0.4  \rm V$                                                                        | P_5.4.5 |
| Current sense                                                                              |                                           |        |      |      |                 |                                                                                                                |         |
| Differential current sense ratio<br>in static on-condition<br>$dk_{ILIS} = dI_L / dI_{IS}$ | dk <sub>ILIS</sub>                        | 15     | 19.5 | 24   | 10 <sup>3</sup> | $V_{\rm S} = 13.5 \rm V$<br>$R_{\rm IS} = 1 \rm k\Omega$<br>$I_{\rm L1} = 10 \rm A$<br>$I_{\rm L2} = 40 \rm A$ | P_5.4.6 |
| Maximum analog sense current,<br>Sense current in fault condition                          | I <sub>IS(lim)</sub>                      | 4.1    | 5    | 6.1  | mA              | $V_{\rm S} = 13.5 \text{ V}$<br>$R_{\rm IS} = 1 \text{ k}\Omega$                                               | P_5.4.7 |
| Isense leakage current                                                                     | I <sub>ISL</sub>                          | -      | -    | 1    | μA              | $V_{\rm INH} = 0  \rm V$                                                                                       | P_5.4.8 |
| Isense offset current                                                                      | I <sub>IS(offset)</sub>                   | 30     | 170  | 385  | μΑ              | $V_{\rm INH} = 5 V$<br>$I_{\rm SD(HS)} = 0 A$                                                                  | P_5.4.9 |

1) Not subject to production test, specified by design.







#### Block description and characteristics



Figure 15 Typical characteristic of the maximum analog sense current in fault condition (Pos. 5.4.7.)



#### **Application information**

### 6 Application information

*Note:* The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

#### 6.1 Application circuit



Figure 16 Application circuit: H-bridge with two IFX007T

*Note:* This is a simplified example of an application circuit. The function must be verified in the real application.

#### 6.2 Layout considerations

Due to the fast switching times for high currents, special care has to be taken to the PCB layout. Stray inductances have to be minimized in the power bridge design as it is necessary in all switched high power bridges. The IFX007T has no separate pin for power ground and logic ground. Therefore it is recommended to assure that the offset between the ground connection of the slew rate resistor, the current sense resistor and ground pin of the device (GND / pin 1) is minimized. If the IFX007T is used in a H-bridge or B6 bridge design, the voltage offset between the GND pins of the different devices should be small as well.

Due to the fast switching behavior of the device in current limitation mode a low ESR electrolytic capacitor  $C_{10}$  from VS to GND is necessary. This prevents destructive voltage peaks and drops on VS. This is needed for both PWM and non PWM controlled applications. To assure efficiency of  $C_{10}$  and  $C_{19}/C_{29}$  the stray inductance must be low. Therefore the capacitors must be placed very close to the device pins. The value of the capacitors must be verified in the real application, taking care for low ripple and transients at the Vs pin of the IFX007T.

The digital inputs need to be protected from excess currents (e.g. caused by induced voltage spikes) by series resistors greater than 7 k $\Omega$ .



#### Application information



Figure 17 Application circuit: half-bridge with a IFX007T (load to GND)

*Note:* This is a simplified example of an application circuit. The function must be verified in the real application.

#### 6.3 **PWM control**

For the selection of the max. PWM frequency the choosen rise/fall-time and the requirements on the duty cycle have to be taken into account. We recommend a PWM-period at least 10 times the rise-time.

Example:

Rise-time = fall-time = 4  $\mu$ s.

=> T-PWM = 10 \* 4 μs = 40 μs.

=> f-PWM = 25 kHz.

The min. and max. value of the duty cycle (PWM ON to OFF percentage) is determined by the real fall time plus the real rise time. In this example a duty cycle make sense from approximately 20% to 80%.

If a wider duty cycle range is needed, the PWM frequency could be decreased and/or the rise/fall-time could be accelerated.



#### Package Outlines





Figure 18 PG-TO263-7-1 (Plastic Green Transistor Single Outline Package)

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: http://www.infineon.com/packages.



**Revision History** 

## 8 Revision History

| Revision | Date       | Changes          |
|----------|------------|------------------|
| Rev. 1.0 | Data Sheet | Initial release. |

#### **Trademarks of Infineon Technologies AG**

µHVIC<sup>™</sup>, µIPM<sup>™</sup>, µPFC<sup>™</sup>, AU-ConvertIR<sup>™</sup>, AURIX<sup>™</sup>, C166<sup>™</sup>, CanPAK<sup>™</sup>, CIPOS<sup>™</sup>, CIPURSE<sup>™</sup>, CoolDP<sup>™</sup>, CoolGaN<sup>™</sup>, COOLIR<sup>™</sup>, CoolMOS<sup>™</sup>, CoolSeT<sup>™</sup>, CoolSiC<sup>™</sup>, DAVE<sup>™</sup>, DI-POL<sup>™</sup>, DirectFET<sup>™</sup>, DrBlade<sup>™</sup>, EasyPIM<sup>™</sup>, EconoBRIDGE<sup>™</sup>, EconoDUAL<sup>™</sup>, EconoPACK<sup>™</sup>, EconoPIM<sup>™</sup>, EiceDRIVER<sup>™</sup>, eupec<sup>™</sup>, FCOS<sup>™</sup>, GaNpowIR<sup>™</sup>, HEXFET<sup>™</sup>, HITFET<sup>™</sup>, HybridPACK<sup>™</sup>, iMOTION<sup>™</sup>, ISOFACE<sup>™</sup>, IsoPACK<sup>™</sup>, LEDrivIR<sup>™</sup>, LITIX<sup>™</sup>, MIPAQ<sup>™</sup>, ModSTACK<sup>™</sup>, my-d<sup>™</sup>, NovalithIC<sup>™</sup>, OPTIGA<sup>™</sup>, OptiMOS<sup>™</sup>, ORIGA<sup>™</sup>, PowIRaudio<sup>™</sup>, PowIRStage<sup>™</sup>, PrimePACK<sup>™</sup>, PrimeSTACK<sup>™</sup>, PROFET<sup>™</sup>, PRO-SIL<sup>™</sup>, RASIC<sup>™</sup>, REAL3<sup>™</sup>, SmartLEWIS<sup>™</sup>, SOLID FLASH<sup>™</sup>, SPOC<sup>™</sup>, StrongIRFET<sup>™</sup>, SupIRBuck<sup>™</sup>, TEMPFET<sup>™</sup>, TRENCHSTOP<sup>™</sup>, TriCore<sup>™</sup>, UHVIC<sup>™</sup>, XHP<sup>™</sup>, XMC<sup>™</sup>.

Trademarks updated November 2015

#### **Other Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2018-02-21 Published by Infineon Technologies AG 81726 Munich, Germany

© 2018 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document? Email: erratum@infineon.com

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

Please note that this product is not qualified according to the AEC Q100 or AEC Q101 documents of the Automotive Electronics Council.

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.