# CoolGaN ${ }^{\text {TM }}$ totem-pole PFC design guide and power loss modeling 

About this document
Authors
Sam Abdel-Rahman
Eric Persson
Scope and purpose
This document is a design guide for a gallium nitride (GaN) Power Factor Correction (PFC) totem-pole converter, including:

- Equations for design and power losses
- Selection guide for semiconductor devices and passive components
- Totem-pole PFC controller using ICE3PCS01G
- 2500 W design example with calculated and experimental results
Intended audience
This document is intended for design engineers who want to design a CoolGaN ${ }^{\text {TM }}$ Continuous Conduction Mode(CCM) PFC totem-pole converter.
Table of contents
CoolGaN ${ }^{\text {M }}$ totem-pole PFC design guide and power loss modeling ..... 1
About this document .....  1
Table of contents ..... 1
1 Introduction ..... 3
1.1 Classic boost PFC ..... 3
1.2 Bridgeless totem-pole PFC ..... 4
2 Totem pole PFC benefits ..... 5
2.1 Efficiency ..... 5
2.2 Power density ..... 6
3 Totem-pole PFC power stage design ..... 7
3.1 PFC inductor ..... 7
3.1.1 Inductor copper loss ..... 8
3.1.2 Inductor core losses ..... 8
3.2 Low-line core loss ..... 9
3.3 High-line core loss ..... 10
$3.4 \quad$ CoolGaN ${ }^{\text {TM }}$ features ..... 10
3.5 CoolGaN ${ }^{\text {TM }}$ power losses. ..... 11
3.5.1 CoolGaN ${ }^{\text {TM }}$ losses during operation as a boost switch ..... 11
3.5.2 CoolGaN ${ }^{\text {TM }}$ losses during operation as a boost rectifier ..... 13
3.6 Line rectifier MOSFET ..... 14
3.7 Output capacitor ..... 14
4 Totem-pole controller using ICE3PCSO1G ..... 16


## Introduction

4.1 Zero crossing detection ..... 16
4.2 Signal generation for CoolGaN ${ }^{\top M}$ boost switch, CoolGaN ${ }^{\top M}$ boost rectifier and CoolMOS ${ }^{\top M}$ line rectifier ..... 16
4.3 Zero current turn-off and zero window comparator ..... 16
4.4 True DCM monitor/enabler ..... 16
4.5 Current sensing approach. ..... 16
5 Experimental and modeling results ..... 17
6 Board design ..... 18
6.1 Schematics ..... 18
7 References ..... 21
8 Symbols used in formulas ..... 22

## Introduction

## 1 Introduction

Many applications require a front-end AC-DC rectifier (Figure 1), which contains a PFC front-end stage that regulates the bus voltage to a DC value ( $\sim 390 \mathrm{~V}$ ), followed by a DC-DC stage that steps down the bus voltage and provides a galvanically isolated and regulated DC output (e.g. 12 V or 48 V ). This document discusses the PFC stage in high-power applications such as telecom and data center server power supplies.
PFC shapes the input current of the power supply to be in synchronization with the mains voltage, in order to maximize the real power drawn from the mains. In a perfect PFC circuit, the input current follows the input voltage as a pure resistor, without any input current harmonics.
Boost-derived topologies are the most common for PFC. GaN-based totem-pole PFC proves to be a winning topology in terms of efficiency and power density. This document shows the benefits of GaN-based totempole PFC and introduces its analysis and design methodology, including equations for power loss estimation, a selection guide for semiconductor devices and passive components, and a design example with experimental results.


Figure 1 AC-DC rectifier

The following is a quick overview of the classic boost PFC vs. GaN totem pole.

### 1.1 Classic boost PFC

Although active PFC can be achieved by several topologies, the classic boost converter (Figure 2) is the most popular topology used in PFC applications. The boost converter key waveforms are shown on the right of Figure 2. Since the input voltage to the boost is a rectified sinusoidal voltage, varying from zero to the sinusoidal peak voltage, the duty cycle also varies with the input voltage variation across the line cycle. The average inductor current shown in Figure 2 is conducted through two diodes of the rectifier bridge at all times, and this causes significant conduction loss, especially at higher power and low-line conditions.


Figure 2
Structure and key waveforms of a boost converter

## Introduction

### 1.2 Bridgeless totem-pole PFC

Figure 3 shows the totem-pole PFC topology. Its main benefit compared to the classic boost PFC is that it is a bridgeless circuit, meaning that it does not include a rectifier diode bridge at its input. Therefore the associated rectifier bridge losses are eliminated, leading to higher efficiency and power density.


Figure $3 \quad$ Block schematic for totem-pole PFC power stage

Table 1 shows the operational modes of the totem pole during the positive and negative halves of the ACline cycle. Two switches run at high switching frequency with the function of the boost switch and rectifier switch, while the other two switches run at line frequency with the function of line rectifier.

Table 1

| Positive AC voltage half-line | Negative AC voltage half-line |
| :---: | :---: |
| S1: Switching as synchronous switch S2: Switching as control switch S3: Off <br> S4: On | S1: Switching as control switch <br> S2: Switching as synchronous switch <br> S3: On <br> S4: Off |
|  |  |
|  |  |

## Totem pole PFC benefits

## 2 Totem pole PFC benefits

### 2.1 Efficiency

CoolGaN ${ }^{T M}$ has the unique benefit of zero reverse recovery, which makes GaN an enabling device for totempole PFC topology, because the switch is working as a main PFC switch in one half of the line cycle and then as a synchronous switch in the following half-line cycle, as shown in Table 1. A CoolMOS ${ }^{\text {TM }}$ body diode is not suitable for such an operation because it has large reverse recovery charge.
To illustrate the CoolGaN ${ }^{\text {TM }}$ efficiency benefit, Figure 4 shows a breakdown of main power losses at 50 percent load and high-line condition. This example breakdown belongs to a 3000 W PFC design using classic PFC boost with CoolMOS ${ }^{T M}$ vs. totem-pole PFC with CoolGaN ${ }^{\top M}$.

Although the two GaN switches have lower loss compared to the combined boost CoolMOS ${ }^{\top M}$ and diodes, the more pronounced benefits of totem-pole PFC include the saved diode bridge loss, which has a significant share of total losses as seen in the classic boost PFC case.


Figure $4 \quad$ Breakdown of power losses: classic boost PFC vs. totem pole PFC

## Totem pole PFC benefits

## $2.2 \quad$ Power density

A multi-domain/objective optimization simulation calculates the maximum attainable efficiency vs. power density based on the limits of technological parameters. Figure 5 shows the trade-off limit curve (Pareto front) of a multi-objective, i.e. efficiency and power density design optimizations for classic boost PFC and totem-pole PFC. It clearly shows the maximum possible efficiency benefit of the totem pole compared to classic boost PFC for the same power density; furthermore, totem pole can reach higher density limits at higher efficiency compared to classic boost PFC.


Figure 5 Pareto chart showing efficiency and power density, for classic boost PFC vs. totem-pole PFC

## Totem-pole PFC power stage design

## 3 Totem-pole PFC power stage design

This section details the converter design and power loss equations for the CCM totem-pole PFC. The design example specifications listed in Table 2 will be used for all of the equation calculations. Since the converter is designed to deliver full power at high-line 230 V AC , and power is derated at low-line voltage, all design equations and power losses will be calculated using the high-line voltage condition, unless it is necessary to also consider the low-line condition.

Table 2 Specifications of the power stage

| Input voltage | 85 to 265 V AC 60 Hz |
| :--- | :--- |
| Output voltage | 390 V |
| Maximum power steady-state | 2500 W at $V_{a c . H L}=230 \mathrm{VAC}, 1250 \mathrm{~W}$ at $V_{a c . L L}=115 \mathrm{VAC}$ |
| Switching frequency | 65 kHz |
| Inductor current ripple | 25 percent at low-line/full load |
| Output voltage 120 Hz ripple | $20 \mathrm{~V}_{\text {p-p }}$ |
| Hold-up time | 8.33 ms at $\mathrm{V}_{\text {o,min }}=340 \mathrm{~V}$ |

### 3.1 PFC inductor

The PFC inductor value and its maximum current are determined based on the specified maximum inductor current ripple as shown below:
$L=\frac{1}{\% \text { Ripple }} \cdot \frac{V_{a c . H L}{ }^{2}}{P_{o}}\left(1-\frac{\sqrt{2} \cdot V_{a c . H L}}{V_{o}}\right) \cdot T=\frac{1}{25 \%} \cdot \frac{(230 \mathrm{~V})^{2}}{2500 \mathrm{~W}}\left(1-\frac{\sqrt{2} \cdot 230 \mathrm{~V}}{390 \mathrm{~V}}\right) \cdot \frac{1}{65 \cdot 10^{3} \mathrm{~Hz}}=216 \mu \mathrm{H}$
$I_{L . \max }=\frac{\sqrt{2} \cdot P_{o}}{V_{\text {ac.HL }}} \cdot\left(1+\frac{\% \text { Ripple }}{2}\right)=\frac{\sqrt{2} \cdot 2500 \mathrm{~W}}{230 \mathrm{~V}} \cdot\left(1+\frac{0.25}{2}\right)=17.2 \mathrm{~A}$
Eq. 1

A swinging choke has an inductance value that is inversely proportional to its operating current. AmoFlux or Kool Mu material from Magnetics Inc., for example, can deliver good power factor, THDi and EMI performance, due to the high inductance at lower current (or DC bias).
In this design, a $60 \mu$ permeability AmoFlux core from Magnetics Inc. is used. It consists of three stacked 0088071 A7 toroid cores, with 60 turns of AWG $\# 15$ copper wire. The DC resistance is about $52 \mathrm{~m} \Omega$, and the inductance ranges from $651 \mu \mathrm{H}$ at no-load dropping to about $231 \mu \mathrm{H}$ at 230 V AC and full load, which is very close to the desired value calculated above in Eq. 1 .

Inductor saturation current must be rated at more than $I_{\text {L. } \max }$, in order to survive line and load transients.
Since the inductance value varies across the line and load range, and also across the line cycle, it would be more accurate to model the inductance value as a function of $\mathrm{V}_{\mathrm{in}}, \mathrm{P}_{\mathrm{o}}$ and t in order to obtain better estimation of the switching currents and losses. This specific inductor design was modeled as shown in Figure 6 as a function of power ( $\mathrm{P}_{\mathrm{o}}$ ) and time ( t ) across the line cycle, using the equations Eq. 3 to Eq. 6 below:
$I(t, P o)=\frac{P_{o} \cdot \sqrt{2}}{V_{a c}} \cdot \sin \left(2 \pi \cdot f_{\text {line }} \cdot \mathrm{t}\right)$
$H(t, P o)=\left|\frac{0.4 \cdot \pi \cdot N \cdot I_{L}(t, P o)}{l_{e}(\mathrm{~cm})}\right|$

## Totem-pole PFC power stage design

$\mu_{e f f}(t, P o)=\mu_{i} \cdot\left(0.9931+2.295 \cdot 10^{-3} \cdot H(t, P o)-1.291 \cdot 10^{-4} \cdot H(t, P o)^{2}+7.653 \cdot 10^{-7}\right.$
$\cdot H(t, P o)^{3}-1.361 \cdot 10^{-9} \cdot H(t, P o)^{4}$
$L(t, P o)=\frac{0.4 \cdot \pi \cdot N^{2} \cdot \mu_{e f f}(t, P o) \cdot A_{e}\left(\text { in } \mathrm{cm}^{2}\right)}{l_{e}(\mathrm{~cm})}$
Inductor cross section area $A_{e}=3 \cdot 65.6 \mathrm{~mm}^{2}$


Figure 6 Swinging inductance accros load/line range

### 3.1.1 Inductor copper loss

The inductor RMS current and the corresponding copper loss are:
$I_{L . r m s} \cong I_{\text {in.rms }}=\frac{P_{o}}{V_{\text {ac. } \mathrm{HL}}}=\frac{2500 \mathrm{~W}}{230 \mathrm{~V}}=10.87 \mathrm{~A}$
$P_{\text {L.cond }}=I_{L . r m s}{ }^{2} \cdot D C R=(10.87 \mathrm{~A})^{2} \cdot 0.052 \Omega=6.15 \mathrm{~W}$

Eq. 7

Eq. 8

### 3.1.2 Inductor core losses

At low-line, core loss across the line cycle is found to be close to a sinusoidal shape (Figure 7, left). Therefore a simple and accurate enough method to estimate the average core loss is to calculate the peak core loss at the peak of the line-cycle point, then multiply by $2 / \pi$. However, at high-line, core losses are far from the sinusoidal shape (Figure 7, right), so the aforementioned method is not valid any more, and it is necessary to model the core loss across the line cycle as a function of time, and then integrate it to obtain the average loss. This integration method can also be used for the low-line core loss calculation for more accurate results. Both methods are demonstrated below.

## Totem-pole PFC power stage design



Figure 7
Inductor core loss across the line cycle, 115 V AC/1250 W (left) and 230 V AC/2500 W (right)

### 3.2 Low-line core loss

In order to calculate the average core loss, we need to calculate the peak core loss at the peak of the linecycle point, then multiply by $2 / \pi$.
To calculate the peak core loss we calculate the minimum and maximum inductor current and the associated minimum and maximum magnetic force $(H)$ at the peak of the line-cycle point. Then we can use the fitted equation of that magnetic material to calculate the minimum and maximum magnetic flux (B). Then the peak AC flux swing can be used to calculate the peak core loss by using another fitted equation. For three stacked AmoFlux 0088071A7 toroids, we get:

Path length $l_{e}=81.4 \mathrm{~mm} \quad$ Cross section area $A_{e}=3.65 .6 \mathrm{~mm}^{2} \quad$ Volume $V_{e}=3.5340 \mathrm{~mm}^{3}$ Using the maximum inductor current calculated in Eq. 2, the magnetic force at the peak of the line cycle can be found as:
$I_{L . m a x . L L}=\frac{P_{o . L L} \cdot \sqrt{2}}{V_{\text {ac. } L L}}\left(1-\frac{\% \text { Ripple }}{2}\right)=\frac{1250 \mathrm{~W} \cdot \sqrt{2}}{115 \mathrm{~V}}\left(1-\frac{25 \%}{2}\right)=18.5 \mathrm{~A}$
Eq. 9
$H_{\max }=\frac{0.4 \cdot \pi \cdot N \cdot I_{L . \max . L L}}{l_{e}(\mathrm{~cm})}=\frac{0.4 \cdot \pi \cdot 60 \mathrm{turns} \cdot 18.5 \mathrm{~A}}{98.4 \mathrm{~mm} / 10}=171$ oersteds
The minimum inductor current and magnetic force at the peak of the line cycle are:
$I_{L . m i n . L L}=\frac{P_{o} \cdot \sqrt{2}}{V_{\text {ac.HL }}}\left(1-\frac{\% \text { Ripple }}{2}\right)=\frac{2500 \mathrm{~W} \cdot \sqrt{2}}{230 \mathrm{~V}}\left(1-\frac{25 \%}{2}\right)=12.2 \mathrm{~A}$
$H_{\text {min }}=\frac{0.4 \cdot \pi \cdot N \cdot I_{\text {L.min }}}{l_{e}(\mathrm{~cm})}=\frac{0.4 \cdot \pi \cdot 64 \text { turns } \cdot 17.42 \mathrm{~A}}{98.4 \mathrm{~mm} / 10}=113.2$ oersteds
Flux density for $60 \mu$ AmoFlux material is:
$B=\left(\frac{a+b \cdot H+c \cdot H^{2}}{1+H+d \cdot H^{2}}\right)^{x}$
where $a=8.252^{*} 10^{2} \quad b=1.236^{*} 10^{-1} \quad c=2.017^{*} 10^{-2} \quad d=1.689^{*} 10^{-2} \quad x=2$
The minimum and maximum flux densities at the peak of the line cycle are:
$B_{\max }=\left(\frac{a+b \cdot H+c \cdot H^{2}}{1+H+d \cdot H^{2}}\right)^{x}=0.843$ Tesla

## Totem-pole PFC power stage design

$B_{\text {min }}=\left(\frac{a+b \cdot H+c \cdot H^{2}}{1+H+d \cdot H^{2}}\right)^{x}=0.679$ Tesla
Eq. 15

The AC flux swing at the peak of the line cycle is:
$\Delta B=\frac{B_{\text {max }}-B_{\text {min }}}{2}=0.082$ Tesla
Peak core loss at the peak of the line cycle is:

$$
P_{\text {core.pk }}=55.6 \cdot \Delta B^{2.2} \cdot\left(\frac{f}{10^{3}}\right)^{1.65} \cdot V_{e} \cdot 10^{-6}=0.236^{2} \cdot\left(\frac{65 \cdot 10^{3}}{10^{3}}\right)^{1.46} \cdot 3 \cdot 5340 \cdot 10^{-6}=3.56 \mathrm{~W}
$$

Average core loss across the line cycle is:
$P_{\text {core.av }}=P_{\text {core. } p k} \cdot \frac{2}{\pi}=3.25 \mathrm{~W} \cdot \frac{2}{\pi}=2.27 \mathrm{~W}$

### 3.3 High-line core loss

At high-line, core losses are far from the sinusoidal shape (Figure 7, right), so it is necessary to model the core loss across the line cycle as a function of time, and then integrate it to obtain the average loss. The following set of equations can be used in Mathcad ${ }^{\circledR}$ or other tools:

$$
\begin{align*}
& I_{L . \max }(t)=\frac{P_{o} \cdot \sqrt{2}}{V_{a c . H L}} \cdot \sin \left(2 \pi \cdot f_{\text {line }} \cdot t\right)\left(1+\frac{\% \text { Ripple }}{2}\right), \quad H_{\max }(t)=\frac{0.4 \cdot \pi \cdot N \cdot I_{L . \max }(t)}{l_{e}(c m)} \\
& I_{L . \min }(t)=\frac{P_{o} \cdot \sqrt{2}}{V_{a c . H L}} \cdot \sin \left(2 \pi \cdot f_{\text {line }} \cdot t\right)\left(1-\frac{\% \text { Ripple }}{2}\right), \quad H_{\min }(t)=\frac{0.4 \cdot \pi \cdot N \cdot I_{L . \min }(t)}{l_{e}(c m)}  \tag{Eq. 20}\\
& B=\left(\frac{a+b \cdot H+c \cdot H^{2}}{1+H+d \cdot H^{2}}\right)^{x}  \tag{Eq. 21}\\
& a=8.252^{*} 10^{2} \quad b=1.236^{*} 10^{-1} \quad c=2.017^{*} 10^{-2} \quad d=1.689^{*} 10^{-2} \quad x=2
\end{align*}
$$

$B_{\max }(t)=\left(\frac{a+b \cdot H_{\max }(t)+c \cdot H_{\max }(t)^{2}}{1+H_{\max }(t)+d \cdot H_{\max }(t)^{2}}\right)^{x}, \quad B_{\min }(t)=\left(\frac{a+b \cdot H_{\min }(t)+c \cdot H_{\min }(t)^{2}}{1+H_{\min }(t)+d \cdot H_{\min }(t)^{2}}\right)^{x}$
$\Delta B(t)=\frac{B_{\max }(t)-B_{\min }(t)}{2}$
$P_{\text {core }}(t)=\Delta B(t)^{2} \cdot\left(\frac{f}{10^{3}}\right)^{1.46} \cdot V_{e} \cdot 10^{-6}$
Average core loss across the line cycle is:
$P_{\text {core.av }}=f_{\text {line }} \cdot \int_{0}^{1 / f_{\text {line }}} P_{\text {core }}(t) d t=1.9 \mathrm{~W}$

## $3.4 \quad$ CoolGaN ${ }^{\text {TM }}$ features

CoolGaN ${ }^{\text {TM }}$ transistors offer improved performance over silicon transistors (like SJ MOSFETs) due to several key characteristics:

## Totem-pole PFC power stage design

- Output charge $\mathbf{Q}_{\text {oss: }}$ Traditional silicon (Si) SJ 600 V power transistors have a very non-linear output charge characteristic. As $V_{D S}$ is increased from 0 to about 25 V , the charge increases rapidly at a steep slope. Then suddenly the slope flattens out, and the charge only increases a small additional amount as $V_{D S}$ is further increased all the way to 400 V or more. CoolGaN ${ }^{T M}$ has a mostly linear characteristic, and the overall charge is much lower. Comparing the same $\mathrm{RDS}_{\text {(on) }} \mathrm{CoolGaN}{ }^{T M}$ with SJ , the CoolGaN ${ }^{\text {TM }} \mathrm{Q}_{\text {oss }}$ is about 10 times lower. This is a significant benefit in soft-switching circuits, shortening the required dead-time and enabling higher-frequency operation without additional loss.
- Eoss - the energy stored in Qoss: While the Qoss mentioned above is an order of magnitude improved in GaN compared to $S J$, the difference in the energy stored in $C_{o s s}$ is much smaller. This paradox is due to the non-linear nature of the output capacitance of SJ , where most of the charge is accumulated at low $V_{D S}$ and therefore lower energy compared to the more linear capacitance of the GaN HEMT. The result is that Eoss is a relatively modest 25 percent improvement compared to SJ. So the big advantage of GaN in hard-switching applications is not primarily that Eoss is lower; the key benefit is that the GaN HEMT has no body diode recovery issues, so it can be applied effectively in hard-switching half-bridge applications like totem-pole PFC circuits operating in CCM and achieve extremely high efficiencies. This is covered in the next section.
- Reverse-recovery charge $\mathbf{Q}_{\text {rr }}$ : The reverse recovery performance of CoolGaN ${ }^{\top M}$ is perhaps the biggest single benefit of GaN compared to Si transistors. 600 V Si power transistors have intrinsic body diode structures with a large reverse recovery charge and associated peak current. It is so large that SJ is generally not applied to topologies or control strategies that include repetitive reverse recovery requirements, for example hard-switching half-bridge. CoolGaN ${ }^{\top M}$ transistors have no Qrr because there are no minority carriers in the channel to recover. Because of this, GaN enables a whole new class of topologies that, for the first time, can be effectively and efficiently deployed for improved performance.
- Gate charge $\mathbf{Q}_{\mathbf{g}}$ : Gate charge affects how quickly the transistor can be switched on and off, and how frequently - as in the power required to operate the gate-drive circuit at high frequencies. Low gate charge is a desired characteristic in power transistors. Again, comparing CoolGaN ${ }^{\text {TM }}$ to SJ with the same $\mathrm{R}_{\mathrm{DS}(\text { on) }}$, GaN has about seven times lower $\mathrm{Q}_{\mathrm{g}}$ than SJ .
- $\quad \mathbf{R}_{\mathbf{D S}(\text { on })}$ temperature coefficient: The temperature coefficient of $\mathrm{R}_{\mathrm{DS}(\text { on })}$ for $\mathrm{CoolGaN}{ }^{T M}$ is lower than for Si SJ . Over the range from $25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$, the typical temperature coefficient of $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ for GaN is 2.0 , compared to 2.4 for SJ . The 20 percent difference in temperature coefficient means that for the same $\mathrm{R}_{\mathrm{DS}(o n)}$ rating, the CoolGaN ${ }^{\top \mathrm{M}}$ conduction losses will be lower at operating temperature. As a result of these key transistor characteristics, switched-mode power circuits using CoolGaN ${ }^{\top M}$ can benefit from improved energy efficiency and/or improved power density that is not possible with state-of-the-art Si devices.


### 3.5 CoolGaN ${ }^{\text {TM }}$ power losses

Across the 60 Hz line cycle, each CoolGaN ${ }^{\top M}$ works as a boost switch for half-line cycle, then as a boost rectifier for the following half-line cycle, so we need to calculate the loss in both operational modes then average them to find the total loss per device across the full 60 Hz line cycle, as follows:

### 3.5.1 CoolGaN ${ }^{\top M}$ losses during operation as a boost switch

RMS current of a boost switch can be calculated by the following equation, and consequently the conduction loss can be obtained as:

## Totem-pole PFC power stage design

$$
\begin{aligned}
& I_{S . r m s}=\frac{P_{o}}{V_{a c . H L}} \cdot \sqrt{1-\frac{8 \cdot \sqrt{2} \cdot V_{a c . H L}}{3 \cdot \pi \cdot V_{o}}}=\frac{2500 \mathrm{~W}}{230 \mathrm{~V}} \cdot \sqrt{1-\frac{8 \cdot \sqrt{2} \cdot 230 \mathrm{~V}}{3 \cdot \pi \cdot 390 \mathrm{~V}}}=5.9 \mathrm{~A} \\
& P_{S . \text { oond }}=I_{S . r m s}^{2} \cdot R_{\text {on }\left(80^{\circ} \mathrm{C}\right)}=5.9^{2} \cdot(0.055 \cdot 1.4)=2.7 \mathrm{~W}
\end{aligned}
$$

(Assuming $\left.R_{\text {on }\left(80^{\circ} \mathrm{C}\right)}=1.4 \cdot R_{\text {on }\left(25^{\circ} \mathrm{C}\right)}\right)$

For switching turn-on and turn-off losses, the typical equations used for calculating switching times and losses become inaccurate in fast-switching CoolGaN ${ }^{\top M}$, due to the high di/dt effects associated with package and PCB parasitics. Therefore, characterization of turn-on and turn-off losses in an experimental set-up would be more realistic, as shown in Figure 8 (left). The total turn-on and turn-off equation as a function of switching current is as shown in Figure 8 (right).



Figure $8 \quad$ IGO60R070D1 switching losses at differrent temperatures, $\mathrm{V}_{\mathrm{DS}}=\mathbf{4 0 0} \mathbf{V}, \mathrm{R}_{\mathrm{g}}=\mathbf{1 0 . 5} \Omega$

Since the switching current in a PFC application varies across the AC-line cycle, the average inductor current can be used to calculate the average switching losses across the AC-line cycle.
The average input current is given as:
$I_{L . a v g}=\frac{P_{o}}{V_{a c . H L}} \cdot \frac{2 \cdot \sqrt{2}}{\pi}=\frac{2500 \mathrm{~W}}{230 \mathrm{~V}} \cdot \frac{2 \cdot \sqrt{2}}{\pi}=9.8 \mathrm{~A}$
From Figure 8 (right), $\mathrm{E}_{\text {on }}+\mathrm{E}_{\text {off }}$ is:
$E_{\text {on }, \text { off }}=3.7333 \cdot I_{\text {L.avg }}+27.333=63.9 \mu \mathrm{~J}$
Note: Because $E_{\text {on,off }}$ was extracted experimentally, it includes the output capacitace switching loss ( $E_{\text {oss }}$ ). Turn-on and turn-off switching loss:
$P_{S . s w}=E_{\text {on }, \text { off }} \cdot f=63.9 \mu \mathrm{~J} \cdot 65 \cdot 10^{3} \mathrm{~Hz}=4.15 \mathrm{~W}$
Eq. 30
Gate drive loss:
In addition to the charge required to drive the gate from 0 V to 3 V (gate diode forward voltage, $V_{f, g s}$ ) to turn on the CoolGaN ${ }^{\text {TM }}$, a steady-state gate current of several mA is also needed to keep the gate diode fully

## Totem-pole PFC power stage design

biased in the forward direction, so the transistor has sufficient saturation drain current. Assuming a steadystate gate current $\left(I_{s s}\right)$ of 10 mA and a gate diode forward voltage $\left(V_{f, g s}\right)$ of 3 V , then gate drive loss is:
$P_{S . g}=V_{f, g s} \cdot Q_{g} \cdot f+I_{s s} \cdot V_{f, g s} \cdot$ Average duty cycle

$$
\begin{equation*}
=3 \mathrm{~V} \cdot 5.8 \mathrm{nC} \cdot 65 \cdot 10^{3} \mathrm{~Hz}+10 \mathrm{~mA} \cdot 3 \mathrm{~V} \cdot 0.469=0.015 \mathrm{~W} \tag{Eq. 31}
\end{equation*}
$$

Average duty cycle $=1-\frac{2 \cdot \sqrt{2} \cdot V_{a c . H L}}{\pi \cdot V_{o}}=1-\frac{2 \cdot \sqrt{2} \cdot 230 \mathrm{~V}}{\pi \cdot 390 \mathrm{~V}}=47 \%$
Total loss during the boost switch mode (half-line cycle):
$P_{\text {S.total }}=P_{\text {S.cond }}+P_{\text {S.sw }}+P_{\text {S.oss }}+P_{\text {S.g }}=6.8 \mathrm{~W}$

### 3.5.2 CoolGaN ${ }^{\text {TM }}$ losses during operation as a boost rectifier

The switch operation as a rectifier will have conduction loss, reverse conduction loss and gate drive loss. Other switching losses do not apply in this mode because the channel turns on and off at ZVS condition and the reverse conduction has no reverse recovery charge.
Conduction loss when the channel is turned on can be calculated by the following equations:
$I_{R . r m s}=\frac{P_{o}}{V_{a c . H L}} \cdot \sqrt{\frac{8 \cdot \sqrt{2} \cdot V_{a c . H L}}{3 \cdot \pi \cdot V_{o}}}=\frac{2500 \mathrm{~W}}{230 \mathrm{~V}} \cdot \sqrt{\frac{8 \cdot \sqrt{2} \cdot 230 \mathrm{~V}}{3 \cdot \pi \cdot 390 \mathrm{~V}}}=9.15 \mathrm{~A}$
Eq. 33

Assuming $R_{\text {on }, 80^{\circ} \mathrm{C}}=1.4 \cdot R_{\text {on }, 25^{\circ} \mathrm{C}}$
When the channel is turned off, the CoolGaN ${ }^{\top M}$ switch operates in reverse conduction mode (third quadrant) during the dead-times. Typically the associated conduction loss is small; however, in higher switching frequency applications, the dead-time percentage of the switching period becomes higher, and its associated power loss becomes noticeable.
The average inductor current $I_{\text {L.avg }}=9.8 \mathrm{~A}$ (Eq. 28) passes through the reverse conduction voltage drop (V $\mathrm{V}_{\text {SD }}$ ) during the dead-times before turn-on and after turn-off. $\mathrm{V}_{S D}$ is dependent on the negative gate voltage during off-time, as shown in Figure 9. From the figure, we can see $\mathrm{V}_{\text {SD }}$ is equal to $\sim 8.4 \mathrm{~V}$ at $\mathrm{I}_{\text {SD }}=9.8 \mathrm{~A}, \mathrm{~V}_{G S}=-6 \mathrm{~V}$, therefore the reverse conduction loss can be calculated as:
$P_{\text {R.reverse.cond }}=2 \cdot I_{\text {L.avg }} \cdot V_{S D} \cdot$ DeadTime $\cdot f=2 \cdot 9.8 \mathrm{~A} \cdot 8.4 \mathrm{~V} \cdot 100 \mathrm{~ns} \cdot 65 \mathrm{kHz}=1.1 \mathrm{~W}$


## Totem-pole PFC power stage design

Figure $9 \quad$ CoolGaN ${ }^{T M}$ reverse characteristics, $V_{D S}=f\left(I_{D}, V_{G S}\right), T_{j}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$
Gate drive loss is defined as:
$P_{S . g}=V_{f, g s} \cdot Q_{g} \cdot f+I_{s s} \cdot V_{f, g s} \cdot(1-$ Average duty cycle $)$
$=3 \mathrm{~V} \cdot 5.8 \mathrm{nC} \cdot 65 \cdot 10^{3} \mathrm{~Hz}+10 \mathrm{~mA} \cdot 3 \mathrm{~V} \cdot(1-0.469)=0.017 \mathrm{~W}$
Average duty cycle $=1-\frac{2 \cdot \sqrt{2} \cdot V_{a c . H L}}{\pi \cdot V_{o}}=1-\frac{2 \cdot \sqrt{2} \cdot 230 \mathrm{~V}}{\pi \cdot 390 \mathrm{~V}}=47 \%$
Total loss during the rectifier switch mode (half-line cycle):
$P_{\text {R.total }}=P_{\text {R.cond }}+P_{\text {R.g }}+$ PR.reverse.cond $=7.5 \mathrm{~W}$
Total CoolGaNTM loss across a full line cycle:
$P_{\text {CoolGaN.total }}=\frac{P_{\text {S.total }}+P_{\text {R.total }}}{2}=7.2 \mathrm{~W}$

### 3.6 Line rectifier MOSFET

The line rectifier chosen is CoolMOS ${ }^{\text {TM }}$ IPT65R033G7. Each rectifier MOSFET conducts for half the line cycle to carry the line current, and only conduction loss is considered since it operates at line frequency.
RMS current and conduction loss are:
$I_{\text {CoolMOS.rms }}=\frac{P_{o}}{V_{a c . H L}} \cdot \sqrt{0.5}=\frac{2500 \mathrm{~W}}{390 \mathrm{~V}} \cdot \sqrt{0.5}=7.7 \mathrm{~A}$
$P_{\text {CoolMoS.cond }}=I_{\text {CoolMOS.rms }}{ }^{2} \cdot R_{\text {on }\left(80^{\circ} \mathrm{C}\right)}=(7.7 \mathrm{~A})^{2} \cdot 0.029 \Omega \cdot 1.6=2.4 \mathrm{~W}$
Assuming $R_{\text {on }, 40^{\circ} \mathrm{C}}=1.4 \cdot R_{o n, 25^{\circ} \mathrm{C}}$

### 3.7 Output capacitor

The output capacitor is sized to meet both the hold-up time and the low-frequency voltage ripple requirements. The capacitor value is selected to have the larger value among the two equations, below:
$C_{o} \geq \frac{2 \cdot P_{o} \cdot t_{\text {hold }}}{V_{o}{ }^{2}-V_{o . \min }{ }^{2}}=\frac{2 \cdot 2500 \mathrm{~W} \cdot 8.33 \cdot 10^{-3} \mathrm{sec}}{(390 \mathrm{~V})^{2}-(340 \mathrm{~V})^{2}}=1141 \mu \mathrm{~F}$
$C_{o} \geq \frac{P_{o}}{2 \cdot \pi \cdot f_{\text {line }} \cdot \Delta V_{o} \cdot V_{o}}=\frac{2500 \mathrm{~W}}{2 \cdot \pi \cdot 60 \mathrm{~Hz} \cdot 10 \mathrm{~V} \cdot 390 \mathrm{~V}}=850 \mu \mathrm{~F}$
$\rightarrow C_{o}=\max (2283 \mu F, 1700 \mu F)=1141 \mu F$
In this design we used two parallel $560 \mu \mathrm{~F}, 450 \mathrm{~V}$, with dissipation factor ( $\tan \delta$ ) of 0.2 ; consequently the capacitor ESR loss is obtained as:
$E S R=\frac{D F}{2 \cdot \pi \cdot f \cdot C_{o}}=\frac{0.2}{2 \cdot \pi \cdot 120 \mathrm{~Hz} \cdot(2 \cdot 560 \mu F)}=0.237 \Omega$
The capacitor RMS current and power loss across the line cycle can be calculated by the following equations:

$$
\begin{equation*}
I_{C o . r m s}=\sqrt{\frac{8 \cdot \sqrt{2} \cdot P_{o}{ }^{2}}{3 \cdot \pi \cdot V_{a c . H L} \cdot V_{o}}-\frac{P_{o}{ }^{2}}{V_{o}{ }^{2}}}=\sqrt{\frac{8 \cdot \sqrt{2} \cdot(2500 \mathrm{~W})^{2}}{3 \cdot \pi \cdot 230 \mathrm{~V} \cdot 390 \mathrm{~V}}-\frac{(2500 \mathrm{~W})^{2}}{(390 \mathrm{~V})^{2}}}=6.5 \mathrm{~A} \tag{Eq. 44}
\end{equation*}
$$

## Totem-pole PFC power stage design

$$
\begin{equation*}
P_{\text {Co }}=I_{\text {Co.rms }}^{2} \cdot E S R=(6.5 A)^{2} \cdot 0.237 \Omega=10.1 \mathrm{~W} \tag{Eq. 45}
\end{equation*}
$$

## Totem-pole controller using ICE3PCSO1G

## 4 Totem-pole controller using ICE3PCS01G

The totem-pole control is realized using ICE3PCS01G analog CCM PFC boost controller, which achieves a stable operation across the complete load range and reasonable PFC, as well as handling of fault events.
To satisfy the special requirements of the totem-pole PFC circuit, the behavior of the classic boost PFC controller has been extended with additional logic gates. Thus, additional features such as the phase rectification of the low-frequency half-bridge (switching with 50 Hz or 60 Hz respectively) can be supported. The phase recification and the blanking of the PWM operation for the GaN half-bridge were realized with digital gates on the "gate" output of the ICE3 control IC. The dead-time settings are controlled with RC time constants and a comparator.

### 4.1 Zero crossing detection

A simple V AC zero crossing circuit is used to provide the required signal to exchange the PWM signal between the high-side and low-side switch over the sinusoidal grid input voltage.

### 4.2 Signal generation for CoolGaN ${ }^{\text {TM }}$ boost switch, CoolGaN ${ }^{\text {TM }}$ boost rectifier and CoolmOs ${ }^{\text {TM }}$ line rectifier

A logic circuitry add-on to the analog controller circuit is used to accurately and correspondingly generate all CoolGaN ${ }^{\text {TM }}$ and CoolMOS ${ }^{\text {TM }}$ PWM signals from a single PFC gate signal depending on the line voltage polarity.

### 4.3 Zero current turn-off and zero window comparator

This circuit prevents the PWM signal from being applied to the power switches for approximately $100 \mu \mathrm{~s}$ during a zero crossing of the grid voltage to maintain exchange of the high-side and low-side PWM signals. This leads to elimination of possible cross-conduction in the half-bridge configuration.

### 4.4 True DCM monitor/enabler

As the ICE3PCS01G controller is originally designed for a classic or traditional PFC topology where a MOSFET is switching against a SiC Schottky diode, in order to fit this controller to the CCM totem-pole topology, a fast comparator is needed to prevent a negative current flow in the PFC choke during DCM operation.

### 4.5 Current sensing approach

A cost-effective and simple approach to the current sensing for the controller is depicted in Figure 14. As GND_iso is referenced to HB2 and not to $\mathrm{V}_{\text {вuLк; }}$ a differential rectification sensing circuit must be used to provide the V AC voltage to the PFC controller.
More details on the controller implementation are available in the " 2500 W full-bridge totem-pole power factor correction using CoolGaN ${ }^{T M}$ " application note.
https://www.infineon.com/dgdl/InfineonApplicationNote EvaluationBoard CoolGaN 2500W CCM TotemPole PFC-AN-v03 00-EN.pdf?fileld=5546d46262b31d2e016368e4dd3b070b

## Experimental and modeling results

## 5 Experimental and modeling results

The design example discussed in this document was modeled in Mathcad ${ }^{\oplus}$. All of the power loss equations were written as a function of the output power in order to be able to plot an estimated efficiency curve across the output power range, as shown in Figure 10 (left). The experimental efficiency curve of this design example (evaluation board) was tested as shown in Figure 10 (right). It is clear that the theoretical curve is close enough to the experimental curve, therefore verifying the modeling equations used.



Figure 10 Calculated efficiency (left) vs. experimental efficiency (right) at $\mathbf{2 3 0}$ V AC

Figure 11 shows a breakdown of main power losses at the $230 \mathrm{~V}, 50$ percent and 100 percent load conditions.


Figure 11 Breakdown of main power losses at 50 percent and 100 percent load conditions

Figure 12 shows a breakdown of the GaN power losses at the $230 \mathrm{~V}, 50$ percent and 100 percent load conditions.


Figure 12 GaN power losses breakdown at $230 \mathrm{~V}, \mathbf{5 0}$ percent and 100 percent load conditions

## Board design

## 6 Board design



Figure 13 Evaluation board

### 6.1 Schematics



Figure 14
Control board schematic

## Board design



Figure 15
Main board schematic

## Board design



Figure 16
Bias board schematic

More details on the board design and Bill of Materials (BOM) are available in the " 2500 W full-bridge totempole power factor correction using CoolGaN ${ }^{T M}$ " application note.
https://www.infineon.com/dgdl/InfineonApplicationNote EvaluationBoard CoolGaN 2500W CCM TotemPole PFC-AN-v03 00-EN.pdf?fileld=5546d46262b31d2e016368e4dd3b070b

## References

## 7 References

[1] 2500 W full-bridge totem-pole power factor correction using CoolGaN ${ }^{\top M}$ - Infineon Technologies Application Note.
https://www.infineon.com/dgdl/InfineonApplicationNote EvaluationBoard CoolGaN 2500W CCM Tot em-Pole_PFC-AN-v03 00-EN.pdf?fileld=5546d46262b31d2e016368e4dd3b070b
[2] Gallium nitride - CoolGaN ${ }^{\text {TM }} 600 \mathrm{~V}$ e-mode HEMTs - Infineon Technologies Application Note.
https://www.infineon.com/dgdl/Infineon-ApplicationNote CoolGaN 600V emode HEMTs-AN-v01 00EN.pdf?fileld=5546d46262b31d2e016368e4cab10701
[3] PFC boost converter design guide - Infineon Technologies Application Note.
https://www.infineon.com/dgdl/Infineon-ApplicationNote PFCCCMBoostConverterDesignGuide-AN-v02_00-EN.pdf?fileld=5546d4624a56eed8014a62c75a923b05
[4] ICE3PCS01G controller datasheet.
http://www.infineon.com/dgdl/Infineon-ICE3PCS01-DS-v02 00-
en.pdf?folderld=5546d4694909da4801490a07012f053b\&fileld=db3a304329a0f6ee0129a67ae8c02b46

## Symbols used in formulas

## 8 Symbols used in formulas

Table 3 Symbols used in formulas

| $V_{\text {AC }}$ | Input voltage |
| :--- | :--- |
| $V_{\text {OUT }}$ | Output voltage |
| Pout | Output power |
| f | Switching frequency |
| T | Switching time period |
| $f_{\text {line }}$ | Line frequency |
| L | Filter inductor |
| $\% R$ Ripple | Inductor current ripple percentage of input current |
| DCR | Inductor DC resistance |
| $R_{\text {on(100C })}$ | MOSFET on-resistance at $100^{\circ} \mathrm{C}$ |
| $\mathrm{Q}_{\mathrm{g}}$ | MOSFET total gate charge |
| $\mathrm{R}_{\mathrm{g}}$ | MOSFET gate resistance |
| $\mathrm{E}_{\text {oss }}$ | MOSFET output capacitance switching energy |
| ESR | Output capacitor resistance |
| thold $^{V_{\text {o.min }}}$ | Hold-up time |
| $\Delta V_{\text {out }}$ | Hold-up minimum output voltage |

## Revision history

Major changes since the last revision

| Page or reference | Description of change |
| :---: | :--- |
| - | First release |
|  |  |
|  |  |

## Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

## Edition 05-08-2019

## Published by

Infineon Technologies AG
81726 Munich, Germany
© 2019 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?
Email: ctdd@infineon.com

## Document reference <br> DG_1905_PL52_1907_154314

## IMPORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

## WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

