

## Design guide - ICE5ARxxxxBZS

#### **About this document**

#### Scope and purpose

This document is a design guide for a fixed-frequency flyback converter using Infineon's newest fifthgeneration fixed-frequency CoolSET™, ICE5ARxxxxBZS, which offer high-efficiency, low-standby power with selectable entry and exit standby power options, wider V<sub>cc</sub> operating range with fast start-up, and various protection modes for a highly reliable system.

#### Intended audience

This document is intended for power-supply design/application engineers, students, etc. who wish to design power supplies with Infineon's newest fifth-generation fixed-frequency CoolSET™, ICE5ARxxxxBZS.

## **Table of contents**

| Abou    | t this document                                                                  | 1  |
|---------|----------------------------------------------------------------------------------|----|
| Table   | of contents                                                                      | 1  |
| 1       | Abstract                                                                         | 3  |
| 2       | Description                                                                      | 4  |
| 2.1     | List of features                                                                 |    |
| 2.2     | Pin configuration and functionality                                              |    |
| 3       | Overview of fixed-frequency flyback converter                                    | 6  |
| 4       | Functional description and component design                                      |    |
| 4.1     | V <sub>cc</sub> pre-charging and typical V <sub>cc</sub> voltage during start-up |    |
| 4.1.1   | V <sub>CC</sub> capacitor                                                        |    |
| 4.2     | Soft-start                                                                       | 8  |
| 4.3     | Normal operation                                                                 | 9  |
| 4.3.1   | PWM operation and peak current mode control                                      | 9  |
| 4.3.1.  | 1 Switch-on determination                                                        | 9  |
| 4.3.1.2 | 2 Switch-off determination                                                       | 9  |
| 4.3.2   | Current sensing                                                                  |    |
| 4.3.3   | Frequency reduction                                                              | 11 |
| 4.3.4   | Slope compensation                                                               |    |
| 4.3.5   | Oscillator and frequency jittering                                               |    |
| 4.3.6   | Modulated gate drive                                                             |    |
| 4.4     | Peak Current Limitation (PCL)                                                    |    |
| 4.4.1   | Propagation delay compensation                                                   |    |
| 4.5     | ABM with selectable power level                                                  |    |
| 4.5.1   | Entering ABM operation                                                           | 15 |
| 4.5.2   | During ABM operation                                                             | 15 |
| 4.5.3   | Leaving ABM operation                                                            | 15 |
| 4.5.4   | ABM configuration                                                                | 17 |
| 4.6     | Non-isolated/isolated configuration                                              | 17 |
| 4.6.1   | Non-isolated FB                                                                  | 18 |

# Fifth-generation fixed-frequency design guide Design guide - ICE5ARxxxxBZS

# infineon

## Abstract

| 4.6.2 | Isolated FB                                            | 18 |
|-------|--------------------------------------------------------|----|
| 4.7   | Protection functions                                   | 19 |
| 4.7.1 | V <sub>CC</sub> OV/UV                                  | 20 |
| 4.7.2 | Over-load/open-loop                                    | 20 |
| 4.7.3 | Over-temperature                                       | 20 |
| 4.7.4 | CS short-to-GND                                        | 20 |
| 4.7.5 | V <sub>CC</sub> short-to-GND                           | 20 |
| 4.7.6 | Protection modes                                       | 20 |
| 5     | Typical application circuit                            | 23 |
| 6     | PCB layout recommendation                              | 24 |
| 7     | Output power of fifth-generation fixed-frequency ICs   | 25 |
| 8     | Fifth-generation fixed-frequency FLYCAL design example | 27 |
| 8.1   | Pre-calculation                                        | 27 |
| 8.2   | Input diode bridge (BR1)                               | 28 |
| 8.3   | Input capacitor (C1)                                   | 28 |
| 8.4   | Transformer design (T1)                                | 30 |
| 8.5   | Post calculation                                       | 32 |
| 8.6   | Transformer winding design                             | 33 |
| 8.6.1 | Primary winding                                        | 33 |
| 8.6.2 | Secondary 1 winding (V <sub>Out1</sub> )               | 34 |
| 8.6.3 | Secondary 2 winding (V <sub>Out2</sub> )               | 35 |
| 8.7   | Clamping network                                       | 36 |
| 8.8   | CS resistor                                            | 37 |
| 8.9   | Output rectifier                                       | 37 |
| 8.9.1 | Output 1                                               | 37 |
| 8.9.2 | Output 2                                               | 38 |
| 8.10  | V <sub>cc</sub> diode and capacitor                    | 39 |
| 8.11  | Calculation of losses                                  | 40 |
| 8.12  | CoolSET™/MOSFET temperature                            | 41 |
| 8.13  | Output regulation (non-isolated)                       | 41 |
| 9     | References                                             | 42 |
| Revis | sion history                                           | 43 |

**Design guide - ICE5ARxxxxBZS** 

**Abstract** 



#### 1 **Abstract**

This design guide is for a fixed-frequency flyback converter using Infineon's newest fifth-generation fixedfrequency CoolSET™, ICE5ARxxxxBZS.

The IC is optimized for off-line SMPS applications including home appliances/white goods, TVs, PCs, servers, Blu-ray players, set-top boxes and notebook adapters. The frequency reduction with soft gate-driving and frequency-jitter operation offers lower EMI and better efficiency between light and medium loads. The selectable entry/exit standby power Active Burst Mode (ABM) enables flexibility and low power consumption in standby mode with small and controllable output voltage ripple. The product has a wide operating range (10~25.5 V) of IC power supply and lower power consumption. The numerous protection functions give full protection to the power supply system in failure situations. All of these features make the ICE5ARxxxxBZS an outstanding CoolSET<sup>™</sup> for fixed-frequency flyback converters.

#### **Description**



## 2 Description

#### 2.1 List of features

- Integrated 700 V/800 V avalanche rugged CoolMOS™
- Enhanced ABM with selectable entry and exit standby power
- Digital frequency reduction for better overall system efficiency
- Fast start-up, achieved with cascode configuration
- Discontinuous Conduction Mode (DCM) and Continuous Conduction Mode (CCM) operation with slope compensation
- Frequency jitter and soft gate-driving for low EMI
- Built-in digital soft-start
- Cycle-to-cycle Peak Current Limitation (PCL)
- Integrated error amplifier to support direct feedback (FB) in a non-isolated flyback converter
- Comprehensive protection with V<sub>CC</sub> OV, V<sub>CC</sub> Under Voltage (UV), over-load/open-loop, over-temperature and Current Sense (CS) short-to-GND
- · All protections are in auto-restart mode
- Limited charging current for V<sub>cc</sub> short-to-GND
- Pb-free lead plating, halogen-free mold compound, RoHS compliant

## 2.2 Pin configuration and functionality

The pin configuration is shown in Figure 1 and the functions are described in Table 1.



Figure 1 Pin configuration

Table 1 Pin definitions and functions

| Pin | Symbol | Function                                                                                                                                                                                       |
|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VERR   | Error amplifier The VERR pin is internally connected to the transconductance error amplifier for non-isolated flyback applications. Connect this pin to GND for isolated flyback applications. |

# Design guide - ICE5ARxxxxBZS



## Description

| Pin | Symbol   | Function                                                                                                                                                                                                                                                       |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |          | FB and ABM entry/exit control                                                                                                                                                                                                                                  |
| 2   | FB       | The FB pin combines the functions of FB control, selectable burst entry/exit control and over-load/open-loop protection.                                                                                                                                       |
|     |          | CS                                                                                                                                                                                                                                                             |
| 3   | cs       | The CS pin is connected to the shunt resistor for the primary current sensing externally and to the PWM signal generator block for switch-off determination (together with the FB voltage) internally. CS short-to-GND protection is also sensed via this pin. |
|     |          | Gate driver output                                                                                                                                                                                                                                             |
| 4   | GATE     | The GATE pin is connected to the gate of the power MOSFET, and a pull-up resistor is connected from the bus voltage to turn on the power MOSFET for charging up the $V_{\text{CC}}$ capacitor during start-up.                                                 |
|     | DRAIN    | Drain (drain of integrated CoolMOS™)                                                                                                                                                                                                                           |
| 5   |          | The DRAIN pin is connected to the drain of the integrated CoolMOS™.                                                                                                                                                                                            |
|     |          | V <sub>CC</sub> (positive voltage supply)                                                                                                                                                                                                                      |
| 7   | $V_{cc}$ | The $V_{\text{CC}}$ pin is the positive voltage supply to the IC. The operating range is between                                                                                                                                                               |
|     |          | $V_{VCC\_OFF}$ and $V_{VCC\_OVP}$ .                                                                                                                                                                                                                            |
| 8   | GND      | Ground                                                                                                                                                                                                                                                         |
|     | GND      | The GND pin is the common ground of the controller.                                                                                                                                                                                                            |

#### **Design guide - ICE5ARxxxxBZS**

Overview of fixed-frequency flyback converter



# 3 Overview of fixed-frequency flyback converter

Figure 2 show the typical application of ICE5ARxxxxBZS in an isolated fixed-frequency flyback converter using TL431 and an optocoupler.

Figure 3 show the typical application of ICE5ARxxxxBZS in a non-isolated fixed-frequency flyback converter using an integrated error amplifier.



Figure 2 Typical application in an isolated fixed-frequency flyback converter using TL431 and an optocoupler



Figure 3 Typical application in a non-isolated flyback converter using an integrated error amplifier

#### **Design guide - ICE5ARxxxxBZS**

Functional description and component design



## 4 Functional description and component design

## 4.1 V<sub>cc</sub> pre-charging and typical V<sub>cc</sub> voltage during start-up

When AC-line input voltage is applied, a rectified voltage appears across the capacitor  $C_{bus}$  (see Figure 2). The pull-up resistor  $R_{StartUp}$  provides a current to charge the  $C_{iss}$  (input capacitance) of the power MOSFET, generating one voltage level. If the voltage across  $C_{iss}$  is sufficiently high, the power MOSFET will turn on and the  $V_{CC}$  capacitor will be charged through primary inductance of transformer  $L_P$ , the power MOSFET and the internal diode with two steps of constant current source  $I_{VCC}$  Charge1 and  $I_{VCC}$  Charge2.

A very small constant current source ( $I_{VCC\_Charge1}$ ) charges the  $V_{CC}$  capacitor until  $V_{CC}$  reaches  $V_{VCC\_SCP}$  to protect the controller from a  $V_{CC}$  pin short-to-GND during start-up. After this, the second step constant current source ( $I_{VCC\_Charge3}$ ) is provided to further charge the  $V_{CC}$  capacitor, until  $V_{CC}$  exceeds the turn-on threshold  $V_{VCC\_ON}$ . As shown in Phase I in Figure 4, the  $V_{CC}$  voltage increases almost linearly, with two steps.

Note: The recommended typical value for  $R_{StartUp}$  is 50 M $\Omega$  (20 M $\Omega$ ~100 M $\Omega$ ).  $R_{StartUp}$  value is directly proportional to  $t_{StartUp}$  and inversely proportional to no-load standby power.



Figure 4 V<sub>cc</sub> voltage and current at start-up

The time taken for the  $V_{cc}$  pre-charging can then be approximated as:

$$t_{\rm StartUp} = t_{\rm A} + t_{\rm B} = \frac{V_{VCC\_SCP} \cdot C_{VCC}}{I_{VCC\_Charge1}} + \frac{(V_{VCC\_ON} - V_{VCC\_SCP}) \cdot C_{VCC}}{I_{VCC\_Charge3}} \tag{Eq 1}$$

<sup>&</sup>lt;sup>1</sup> I<sub>VCC\_Charge1/2/3</sub> is charging current from the controller to the V<sub>CC</sub> capacitor during start-up.

#### **Design guide - ICE5ARxxxxBZS**



#### Functional description and component design

: V<sub>CC</sub> short-circuit protection voltage where  $V_{VCC SCP}$ 

> $C_{VCC}$ : V<sub>cc</sub> capacitor

 $V_{VCC\ ON}$ : V<sub>cc</sub> turn-on threshold voltage

I<sub>VCC\_Charge1</sub> : V<sub>cc</sub> charge current 1

: V<sub>cc</sub> charge current 3 I<sub>VCC Charge3</sub>

When the  $V_{CC}$  voltage exceeds the  $V_{VCC}$  on at time  $t_1$ , the IC begins to operate with a soft-start. Due to power consumption of the IC and the fact that there is still no energy from the auxiliary winding to charge the V<sub>CC</sub> capacitor before the output voltage is built up, the V<sub>CC</sub> voltage drops (Phase II). Once the output voltage rises close to regulation, the auxiliary winding starts to charge the V<sub>CC</sub> capacitor from the time t<sub>2</sub> onward, delivering the power to the IC. The V<sub>cc</sub> will then reach a constant value depending on output load.

#### 4.1.1 V<sub>cc</sub> capacitor

Since there is a V<sub>CC</sub> UV protection, the V<sub>CC</sub> capacitor should be selected to be large enough to ensure that enough energy is stored in the V<sub>CC</sub> capacitor so that the V<sub>CC</sub> voltage will not drop below the V<sub>CC</sub> UV protection threshold V<sub>VCC\_OFF</sub> before the auxiliary power kicks in. Therefore, the minimum capacitance should fulfill the following requirement:

$$C_{VCC} > \frac{I_{VCC\_Charge3} \times t_{ss}}{V_{VCC\ ON} - V_{VCC\ OFF}}$$
 (Eq 2)

where C<sub>VCC</sub> : V<sub>CC</sub> capacitor

: V<sub>cc</sub> charge current 3

: soft-start time  $t_{ss}$ 

During ABM condition where the auxiliary winding cannot provide enough power to supply the IC because of the burst switching, the V<sub>CC</sub> voltage may drop below the V<sub>VCC\_OFF</sub>. Therefore the capacitance needs to be increased, as the calculation above may not be enough.

#### 4.2 **Soft-start**

After the supply voltage of the IC exceeds 16 V, which corresponds to t<sub>1</sub> of Figure 4, the IC starts switching with a soft-start. The soft-start implemented is a digital time-based function. The preset soft-start time is tss (12 ms) with four steps (see Figure 5). If not limited by other functions, the peak voltage on the CS pin will increase incrementally from 0.3 V to V<sub>CS N</sub> (0.8 V). The normal FB loop will take over the control when the output voltage reaches its regulated value.

## **Design guide - ICE5ARxxxxBZS**



#### Functional description and component design



Figure 5 Maximum CS voltage during soft-start

### 4.3 Normal operation

During normal operation the PWM controller consists of a digital signal processing circuit, including regulation control, and an analog circuit, including a current measurement unit and a comparator. Details of normal operation are illustrated in the following paragraphs.

## 4.3.1 PWM operation and peak current mode control



Figure 6 PWM block

#### 4.3.1.1 Switch-on determination

The power MOSFET turn-on is synchronized with the internal oscillator, with a switching frequency  $F_{SW}$  that corresponds to the voltage level  $V_{FB}$  (see Figure 8).

#### 4.3.1.2 Switch-off determination

In peak current mode control, the PWM comparator monitors voltage  $V_1$  (see Figure 6), which is the representation of the instantaneous current of the power MOSFET. When  $V_1$  exceeds  $V_{FB}$ , the PWM comparator sends a signal to switch off the gate of the power MOSFET. Therefore, the peak current of the power MOSFET is controlled by the FB voltage  $V_{FB}$  (see Figure 7).

#### **Design guide - ICE5ARxxxxBZS**



#### Functional description and component design

At switch-on transient of the power MOSFET, a voltage spike across  $R_{CS}$  can cause  $V_1$  to increase and exceed  $V_{FB}$ . To avoid a false switch-off, the IC has a blanking time  $t_{CS\_LEB}$  before detecting the voltage across  $R_{CS}$  to mask the voltage spike. Therefore, the minimum turn-on time of the power MOSFET is  $t_{CS\_LEB}$ .

If the voltage level at  $V_1$  takes a long time to exceed  $V_{FB}$ , the IC will implement a maximum duty cycle control to force the power MOSFET to switch off when  $D_{MAX} = 0.75$ .



Figure 7 PWM

## 4.3.2 Current sensing

The power MOSFET current generates a voltage  $V_{CS}$  across the CS resistor  $R_{CS}$  connected between the CS pin and the GND pin.  $V_{CS}$  is amplified with gain  $G_{PWM}$ , then added with an offset  $V_{PWM}$  to become  $V_1$ , as described below.

 $V_{\rm CS} = I_{\rm D} \times R_{\rm CS} \tag{Eq 3}$ 

 $V_1 = V_{\rm CS} * G_{\rm PWM} + V_{\rm PWM} \tag{Eq 4}$ 

where V<sub>CS</sub> : CS pin voltage

I<sub>D</sub> : power MOSFET current

R<sub>CS</sub>: resistance of the CS resistor

 $V_1$ : voltage level compared to  $V_{FB}$  as described in section 4.3.1.2

G<sub>PWM</sub> : PWM-OP gain

V<sub>PWM</sub> : offset for voltage ramp

#### **Design guide - ICE5ARxxxxBZS**



Functional description and component design

## 4.3.3 Frequency reduction

Frequency reduction is implemented to achieve better efficiency at light load. At light load, the reduced switching frequency F<sub>sw</sub> improves efficiency by reducing the switching losses.

When load decreases,  $V_{FB}$  decreases as well.  $F_{SW}$  is dependent on the  $V_{FB}$  as shown in Figure 8. Therefore,  $F_{SW}$  decreases as the load decreases.

Typically,  $F_{SW}$  at high load is 100 kHz and starts to decrease at  $V_{FB}$  = 1.7 V. There is no further frequency reduction once it reaches the  $f_{OSCX\ MIN}$  even if the load is further reduced.



Figure 8 Frequency reduction curve

## 4.3.4 Slope compensation

In CCM operation, a duty cycle greater than 50 percent may generate a sub-harmonic oscillation. A small perturbation on the transformer flux  $\phi$  can result in loop instability where the system cannot auto-correct itself, as can be seen in the figure below right, where  $\Delta\phi_2$  is greater than  $\Delta\phi_1$ .  $\Delta\phi_2$  should be less than  $\Delta\phi_1$  for a system to be stable (figure below left). DCM operation is more stable, as the transformer flux always goes to zero.



Figure 9 Perturbed transformer charging and discharging flux (black line is the stabilized transformer flux)

#### **Design guide - ICE5ARxxxxBZS**



#### Functional description and component design

ICE5ARxxxxBZS can operate in CCM. To avoid the sub-harmonic oscillation, slope compensation is added to  $V_{CS}$  when the gate of the power MOSFET is turned on for more than 40 percent of the switching cycle period. The relationship between  $V_{FB}$  and the  $V_{CS}$  for CCM operation is described in the equation below:

$$V_{\rm FB} = V_{\rm CS} * G_{\rm PWM} + V_{\rm PWM} + M_{\rm COMP} * (T_{\rm ON} - 40\% * T_{\rm PERIOD})$$
 (Eq 5)

where  $T_{ON}$ : gate turn-on time of the power MOSFET

 $M_{\text{COMP}}$ : slope compensation rate

T<sub>PERIOD</sub>: switching cycle period

As a result of slope compensation,  $\Delta \phi_2$  is reduced to smaller than  $\Delta \phi_1$ , and therefore the system is able to stabilize itself as shown in the figure below.



Figure 10 Perturbed transformer flux with slope compensation

The slope compensation circuit is disabled and no slope compensation is added to the  $V_{cs}$  pin during ABM to save on power consumption.

## 4.3.5 Oscillator and frequency jittering

The oscillator generates a frequency of 100 kHz with frequency jittering of  $\pm 4$  percent at a jittering period of  $T_{JITTER}$  (4 ms). The frequency jittering helps to reduce conducted EMI.

A capacitor, current source and current sink which determine the frequency are integrated. The charging and discharging current of the implemented oscillator capacitor are internally trimmed in order to achieve a highly accurate switching frequency.

Once the soft-start period is over and when the IC goes into normal operating mode, the frequency jittering is enabled. There is also frequency jittering during frequency reduction.

## 4.3.6 Modulated gate drive

The drive stage is optimized for EMI consideration. The switch-on speed is slowed down before it reaches the power MOSFET turn-on threshold. There is a slope control on the rising edge at the output of the driver (see Figure 11). In this way the leading switch spike during turn-on is minimized.

The gate drive is 10 V ( $V_{GATE\_HIGH}$ ). For a 1 nF load capacitance, the typical values of rise time and fall time are 117 ns and 27 ns respectively.

#### **Design guide - ICE5ARxxxxBZS**



#### Functional description and component design



Figure 11 **Gate - rising waveform** 

#### Attention:

Do not add a gate discharge resistor on the gate of the power MOSFET or the GATE pin. The discharge resistor together with the R<sub>StartUp</sub> forms a voltage divider. With the high ratio of the resistance of R<sub>startUp</sub> with discharge resistor, the gate voltage of the power MOSFET may not be enough turn it on and charge the  $V_{cc}$  to exceed  $V_{vcc\_on}$ . Similarly, connecting a voltage probe on the GATE pin may result in a non-start-up or a longer start-up time, depending on the probe resistance.

#### **Peak Current Limitation (PCL)** 4.4

There is a cycle-by-cycle PCL realized by the current limit comparator to provide primary Over Current Protection (OCP). The primary current generates a voltage V<sub>CS</sub> across the CS resistor R<sub>CS</sub> connected between the CS pin and the GND pin. If the voltage V<sub>cs</sub> exceeds an internal voltage limit V<sub>cs\_N</sub>, the comparator immediately turns off the gate drive.

The primary peak current IPEAK PRI can be calculated as below:

$$I_{\text{PEAK PRI}} = V_{\text{CS N}}/R_{\text{CS}} \tag{Eq 6}$$

where IPEAK\_PRI: maximum peak current in the primary

: threshold voltage for the PCL  $V_{CS}$  N

Rcs : resistance of the CS resistor

To avoid mis-triggering caused by MOSFET switch-on transient voltage spikes, a Leading Edge Blanking (LEB) time ( $t_{CS\_LEB}$ ) is integrated into the current sensing path.

Note:

In case of high switch-on noise at the CS pin, the IC may switch off immediately after the LEB time, especially at light-load high-line conditions. To avoid this, a noise-filtering ceramic capacitor (e.g. 100 pF~100 nF) can be added across the CS pin and the GND pin.

#### **Propagation delay compensation** 4.4.1

In case of OC detection, there is always a propagation delay from sensing the  $V_{cs}$  to switching off the power MOSFET. An overshoot on the peak current I<sub>peak</sub> caused by the delay depends on the ratio of dI/dt of the primary current (see Figure 12).

#### **Design guide - ICE5ARxxxxBZS**



#### Functional description and component design



Figure 12 Current limiting

The overshoot of Signal2 is larger than Signal1 due to the steeper rising waveform. This change in the slope depends on the AC input voltage. Propagation delay compensation is integrated to reduce the overshoot due to dI/dt of the rising primary current. Thus the propagation delay time between exceeding the CS threshold  $V_{CS_N}$  and the switching off of the power MOSFET is compensated over a wide bus voltage range. Current limiting becomes more accurate, which will result in a minimum difference of over-load protection triggering power between low and high AC-line input voltage.

Under CCM operation, the same  $V_{CS}$  does not result in the same power. In order to achieve a close over-load triggering level for CCM, ICE5ARxxxxBZS has implemented a two-curve compensation, as shown in Figure 13. One of the curves is used for  $T_{ON}$  greater than 0.40 duty cycle and the other is for  $T_{ON}$  lower than 0.40 duty cycle.



Figure 13 Dynamic voltage threshold V<sub>CS\_N</sub>

Similarly, the same concept of propagation delay compensation is also implemented in ABM at a reduced level. With this implementation, the entry and exit burst mode power can remain close between low and high AC-line input voltage.

## 4.5 ABM with selectable power level

At light load, the IC enters ABM operation to minimize power consumption. Details of ABM operation are explained in the following paragraphs.

#### **Design guide - ICE5ARxxxxBZS**

Functional description and component design



## 4.5.1 Entering ABM operation

The system will enter ABM operation when two conditions are met:

- the FB voltage is lower than the threshold of V<sub>FB\_EBLP</sub>/V<sub>FB\_EBHP</sub> depending on burst configuration option set-up;
- and a certain blanking time t<sub>FB\_BEB</sub>.

Once both of these conditions are fulfilled, the ABM flip-flop is set and the controller enters ABM operation. This dual-condition determination for entering ABM operation prevents mis-triggering of ABM, so that the controller enters ABM operation only when the output power is really low.

The threshold power to enter burst mode can be determined using the equation below.

$$P_{\text{enter\_burst}} = \frac{1}{2} \cdot L_p \cdot f_{OSC4\_MIN} \cdot \left( \frac{V_{FB\_EBxP} - V_{PWM}}{R_{CS} \cdot G_{PWM}} \right)^2$$
 (Eq 7)

where L<sub>P</sub> : primary inductance

f<sub>OSC4\_MIN</sub>: minimum switching frequency

V<sub>FB EBxP</sub>: V<sub>FB</sub> entering ABM

The burst power as a ratio to the maximum input power  $P_{IN\_Max}$  can be expressed in the equation below.

$$\frac{P_{enter\_burst}}{P_{IN\_Max}} = \frac{f_{OSC4\_MIN}}{f_{OSC4}} \cdot \left(\frac{V_{FB\_EBxP} - V_{PWM}}{V_{CS\_N} \cdot G_{PWM}}\right)^2 \tag{Eq 8}$$

## 4.5.2 During ABM operation

After entering ABM, the PWM section will be inactive, making the  $V_{Out}$  start to decrease. As the  $V_{Out}$  decreases,  $V_{FB}$  rises. Once  $V_{FB}$  exceeds  $V_{FB\_BOn}$ , the internal circuit is again activated by the internal bias to start the switching.

If the PWM is still operating and the output load is still low,  $V_{Out}$  increases and the  $V_{FB}$  signal starts to decrease. When  $V_{FB}$  reaches the low threshold  $V_{FB\_BOff}$ , the internal bias is reset again and the PWM section is disabled, with no switching until  $V_{FB}$  increases and once again exceeds the  $V_{FB\_BOn}$  threshold.

In ABM, V<sub>FB</sub> is like a sawtooth waveform swinging between V<sub>FB\_BOff</sub> and V<sub>FB\_BOn</sub>, as shown in Figure 14.

During ABM, the switching frequency  $f_{OSC4\_ABM}$  is 83 kHz. The peak current  $I_{PEAK\_ABM}$  of the power MOSFET is defined by:

$$I_{\text{PEAK\_ABM}} = V_{\text{CS\_BxP}}/R_{\text{CS}} \tag{Eq 9}$$

where  $V_{CS\_BxP}$  is the PCL in ABM

# 4.5.3 Leaving ABM operation

The FB voltage immediately increases if there is a sudden increase in the output load. When  $V_{FB}$  exceeds  $V_{FB\_LB}$ , it will leave ABM and the PCL threshold voltage will return back to  $V_{CS\_N}$  immediately.

The power on leaving ABM can be determined using the equation below.

$$P_{\text{leave\_burst}} = \frac{1}{2} \cdot L_p \cdot f_{OSC4\_ABM} \cdot \left(\frac{V_{CS\_BxP}}{R_{CS}}\right)^2 \tag{Eq 10}$$

where f<sub>OSC4\_ABM</sub>: ABM switching frequency

## **Design guide - ICE5ARxxxxBZS**



## Functional description and component design

 $V_{CS\_BxP}$ : PCL in ABM

Therefore, the ratio of the power on leaving ABM to maximum input power can be determined using the equation below.



Figure 14 Signals in ABM

#### **Design guide - ICE5ARxxxxBZS**

Functional description and component design



## 4.5.4 ABM configuration

The burst mode entry level can be selected by changing the resistance R<sub>Sel</sub> at the FB pin. There are three configuration options depending on R<sub>Sel</sub>, which corresponds to the options of no ABM (Option 1), low range of ABM power (Option 2) and high range of ABM power (Option 3). The table below shows the control logic for the entry and exit levels with the FB voltage.

Table 2 ABM configuration option set-up

|             |                                         |                                                                                     |                     | Entry level          |                                   | Exit level   |                                   |
|-------------|-----------------------------------------|-------------------------------------------------------------------------------------|---------------------|----------------------|-----------------------------------|--------------|-----------------------------------|
| Option      | Option R <sub>Sel</sub> V <sub>FB</sub> |                                                                                     | V <sub>CS_BxP</sub> | V <sub>FB_EBxP</sub> | Percentage of P <sub>IN_Max</sub> | $V_{FB\_LB}$ | Percentage of P <sub>IN_Max</sub> |
| 1           | Less than<br>470 kΩ                     | V <sub>FB</sub> less than V <sub>FB_P_BIAS1</sub>                                   | -                   | -                    | No ABM                            | -            | No ABM                            |
| 2           | 720~790 kΩ                              | V <sub>FB_P_BIAS1</sub> less than V <sub>FB</sub> less than V <sub>FB_P_BIAS2</sub> | 0.22 V              | 0.93 V               | ~3 percent                        | 2.73 V       | ~6.2<br>percent                   |
| 3 (default) | Greater<br>than 1210<br>kΩ              | $V_{\text{FB}}$ greater than $V_{\text{FB\_P\_BIAS2}}$                              | 0.27 V              | 1.03 V               | ~4.5<br>percent                   | 2.73 V       | ~9.4<br>percent                   |

 $P_{IN\_Max}$  is the input power before the over-load protection is triggered.

During start-up of the IC, the controller presets the ABM selection to Option 3, the FB resistor ( $R_{FB}$ ) is turned off by internal switch S2 (see Figure 15) and a current source  $I_{sel}$  is turned on instead. From  $V_{CC}$  = 4.44 V to the  $V_{CC}$  onthreshold, the FB pin will start to charge resistor  $R_{Sel}$  with current  $I_{Sel}$  to a certain voltage level. When  $V_{CC}$  reaches the  $V_{CC}$  on-threshold, the FB voltage is sensed. The burst mode option is then chosen according to the FB voltage level. After finishing the selection, any change on the FB level will not change the burst mode option, and the current source ( $I_{Sel}$ ) is turned off while the FB resistor ( $I_{FB}$ ) is connected back to the circuit.



Figure 15 ABM detect and adjust

## 4.6 Non-isolated/isolated configuration

ICE5ARxxxxBZS has a VERR pin, which is connected to the input of an integrated error amplifier to support non-isolated flyback application (see Figure 3). When the  $V_{CC}$  is charging and before reaching the  $V_{CC}$  on-threshold, a current source  $I_{ERR\_P\_BIAS}$  from the VERR pin together with  $R_{F1}$  and  $R_{F2}$  will generate a voltage across it. If the VERR

#### **Design guide - ICE5ARxxxxBZS**



#### Functional description and component design

voltage is more than V<sub>ERR\_P\_BIAS</sub> (0.2 V), non-isolated configuration is selected; otherwise, isolated configuration is selected. In isolated configuration, the error amplifier output is disconnected from the FB pin.

Connect the VERR pin to GND if an error amplifier is not used or if isolated configuration is selected.

#### Non-isolated FB 4.6.1

In case of non-isolated configuration (see Figure 3), the voltage divider R<sub>F1</sub> and R<sub>F2</sub> is used to sense the output voltage and compare it with the internal reference voltage  $V_{\text{ERR\_REF}}$ . The difference between the sensed voltage and the reference voltage is converted as an output current by the error amplifier. The output current will charge/discharge the resistor and capacitor network connected at the FB pin for the loop compensation.

To properly detect a non-isolated configuration, the minimum resistance for the parallel combination of resistors R<sub>F1</sub> and R<sub>F2</sub> is calculated below:

$$R_{F1//F2} \ge V_{ERR\ P\ BIAS\ max}/I_{ERR\ P\ BIAS\ min} = 0.24\ V/9.5\mu A = 25.3\ k\Omega$$
 (Eq 12)

where R<sub>F1//F2</sub> : parallel combination of R<sub>F1</sub> and R<sub>F2</sub>

> : maximum voltage for error amplifier mode  $V_{ERR\_P\_BIAS\_max}$

: minimum bias current for error amplifier mode I<sub>ERR P BIAS min</sub>

The output voltage  $V_{P1}$  (see Figure 3) is set by  $R_{F1}$  and  $R_{F2}$  using the equation below:

$$R_{F2} = R_{F1} \cdot \left( \frac{V_{P1}}{V_{ERR\_REF}} - 1 \right)$$
 (Eq 13)

where  $R_{F1}$  and  $R_{F2}$ : voltage divider resistors

> $V_{P1}$ : output voltage

: error amplifier reference voltage  $V_{\mathsf{ERR}}$  REF

#### 4.6.2 Isolated FB

In isolated configuration, the output is usually sensed by a TL431, and the output is fed to the FB pin by the optocoupler (see Figure 16). Inside the IC, the FB pin is connected to a (V<sub>REF</sub>) 3.3 V reference voltage through an internal pull-up resistor R<sub>FB</sub>. Outside the IC, this pin is connected to the collector of the optocoupler. Normally, a ceramic capacitor C<sub>FB</sub>, e.g. 1 nF, can be placed between this pin and GND to filter out noise.

#### **Design guide - ICE5ARxxxxBZS**



#### Functional description and component design



Figure 16 FB circuit for isolated configuration

The output voltage V<sub>01</sub> (see Figure 16) is set by R<sub>0VS1</sub> and R<sub>0VS2</sub> using the equation below:

$$R_{OVS1} = R_{OVS2} \left( \frac{V_{O1}}{V_{REF\_TL}} - 1 \right)$$
 (Eq 14)

where R<sub>OVS1</sub> and R<sub>OVS2</sub> : voltage divider resistors

 $V_{\text{O1}}$  : output voltage

V<sub>REF\_TL</sub> : TL431 reference voltage

#### 4.7 Protection functions

The ICE5ARxxxxBZS provides numerous protection functions that considerably improve the power supply system robustness, safety and reliability. The following table summarizes these protection functions and the corresponding protection mode, whether non-switch auto-restart, auto-restart or odd-skip auto-restart. Refer to Figure 17, Figure 18 and Figure 19 for the waveform illustration of the protection modes.

**Table 3** Protection functions

| Protection functions         | Normal mode | Burst mode |           | Protection mode         |
|------------------------------|-------------|------------|-----------|-------------------------|
|                              |             | Burst ON   | Burst OFF |                         |
| V <sub>CC</sub> OV           | <b>√</b>    | $\sqrt{}$  | NA¹       | Odd-skip auto-restart   |
| V <sub>CC</sub> UV           | √           | V          | √         | Auto-restart            |
| Over-load/open-loop          | √           | NA¹        | NA¹       | Odd-skip auto-restart   |
| Over-temperature             | √           | V          | √         | Non-switch auto-restart |
| CS short-to-GND              | √           | V          | NA¹       | Odd-skip auto-restart   |
| V <sub>cc</sub> short to GND | √           | √          | √         | No start-up             |

<sup>&</sup>lt;sup>1</sup> Not applicable

#### **Design guide - ICE5ARxxxxBZS**



Functional description and component design

#### 4.7.1 V<sub>cc</sub> OV/UV

During operation, the  $V_{CC}$  voltage is continuously monitored. If  $V_{CC}$  is either below  $V_{VCC\_OFF}$  for 50  $\mu s$  ( $t_{VCC\_OFF\_B}$ ) or above V<sub>VCC\_OVP</sub> for 55 μs (t<sub>VCC\_OVP\_B</sub>), the power MOSFET is kept switched off. After the V<sub>CC</sub> voltage falls below the threshold  $V_{VCCoff}$ , the new start-up sequence is activated. The  $V_{CC}$  capacitor is then charged up. Once the voltage exceeds the threshold V<sub>VCC ON</sub>, the IC begins to operate with a new soft-start.

#### 4.7.2 Over-load/open-loop

In case of open control-loop or output over-load, the FB voltage will be pulled up. When V<sub>FB</sub> exceeds V<sub>FB\_OLP</sub> after a blanking time of t<sub>FB OLP B</sub>, the IC enters odd-skip auto-restart mode. The blanking time enables the converter to provide peak power in case the increase in V<sub>FB</sub> is due to a sudden load increase.

#### 4.7.3 Over-temperature

If the junction temperature of the controller exceeds T<sub>jcon\_OTP</sub>, the IC enters Over Temperature Protection (OTP) in auto-restart mode. The IC is also implemented with a 40°C hysteresis. That means the IC can only be recovered from OTP when the controller junction temperature drops 40°C lower than the OT trigger point.

#### 4.7.4 CS short-to-GND

If the voltage at the CS pin is lower than the preset threshold V<sub>CS\_STG</sub> with a certain blanking time t<sub>CS\_STG\_B</sub> for three consecutive pulses during the on-time of the power switch, the IC enters CS short-to-GND protection.

When CS pin is shorted to GND, the Drain peak current I<sub>D</sub> will depend on bus voltage and transformer primary inductance. IC may be damaged if the Drain peak current exceeds the maximum Pulse drain current limit I<sub>D Pulse</sub> for CoolSET™ or maximum Single pulse source current at SOURCE pin I<sub>S pulse</sub> for standalone under the Absolute Maximum Ratings in datasheet before the CS short-to-GND protection is triggered.

#### 4.7.5 V<sub>cc</sub> short-to-GND

To limit the power dissipation of the start-up circuit at V<sub>CC</sub> short-to-GND, the V<sub>CC</sub> charging current is limited to a minimum level of I<sub>VCC\_Charge1</sub>. With such low current, the power loss of the IC is limited to prevent over-heating.

#### **Protection modes** 4.7.6

All the protections are in auto-restart mode with a new soft-start sequence. The three auto-restart modes are illustrated in the following figures.

## **Design guide - ICE5ARxxxxBZS**



## Functional description and component design



Figure 17 Non-switch auto-restart mode



Figure 18 Auto-restart mode

## Design guide - ICE5ARxxxxBZS



## Functional description and component design



Figure 19 **Odd-skip auto-restart** 

Typical application circuit



# 5 Typical application circuit

A 14.5 W demo board schematic circuit with ICE5AR4780BZS is shown below.



Figure 20 Schematic of DEMO\_5AR4780BZS\_14W1

**Design guide - ICE5ARxxxxBZS** 

#### **PCB layout recommendation**



#### **PCB** layout recommendation 6

In an SMPS, the PCB layout is crucial to a successful design. Below are some recommendations (see Figure 20).

- 1. Minimize the loop with pulse share current or voltage; examples are the loop formed by the bus voltage source, primary winding, main power switch (power switch CoolMOS™ inside the CoolSET™) and CS resistor or the loop consisting of the secondary winding, output diode and output capacitor, or the loop of the Vcc power supply.
- 2. Star the ground at the bulk capacitor C1: all primary grounds should be connected to the ground of the bulk capacitor C1 separately at one point. This can reduce the switching noise entering the sensitive pins of the CoolSET™ device. The primary star ground can be split into four groups as follows:
  - Combine signal (all small-signal grounds connecting to the controller/CoolSET™ GND pin such as the filter capacitor C4, C6, C8, C9 and optocoupler ground) and power ground (CS resistor R8A and
  - ii. V<sub>cc</sub> ground includes the V<sub>cc</sub> capacitor C3 ground and the auxiliary winding ground, pin 2 of the power transformer.
  - iii. EMI return ground includes the Y capacitor for isolated flyback application.
  - DC ground from the bridge rectifier BR1.
- 3. Place the filter capacitor close to the controller ground: filter capacitors C4, C6, C8 and C9 should be placed as close to the controller ground and the controller pin as possible so as to reduce the switching noise coupled into the controller.
- 4. HV traces clearance: HV traces should maintain sufficient spacing to the nearby traces. Otherwise, arcing could occur.
  - i. 400 V traces (positive rail of bulk capacitor C1) to nearby traces: greater than 2.0 mm.
  - ii. 700/800 V traces (DRAIN pin of CoolSET™ IC1 [see Figure 20]) to nearby traces: greater than 3 mm.
- 5. Recommended minimum of 232 mm<sup>2</sup> copper area at the DRAIN pin to add to the PCB for better thermal performance of the CoolSET™.

**Design guide - ICE5ARxxxxBZS** 

**Output power of fifth-generation fixed-frequency ICs** 



# 7 Output power of fifth-generation fixed-frequency ICs

Table 4 Output power of fifth-generation fixed-frequency controllers

| Туре          | Package  | Marking    | V <sub>DS</sub> | Fsw     | R <sub>DSon</sub> <sup>1</sup> | 220 V AC ±20<br>percent² at<br>DCM | 85-300 V AC <sup>2</sup> at DCM | 85-300 V<br>AC <sup>2</sup> at CCM |
|---------------|----------|------------|-----------------|---------|--------------------------------|------------------------------------|---------------------------------|------------------------------------|
| ICE5AR4770BZS | PG-DIP-7 | 5AR4770BZS | 700 V           | 100 kHz | 4.73 Ω                         | 26.5 W                             | 14.5 W                          | 16 W                               |
| ICE5AR4780BZS | PG-DIP-7 | 5AR4780BZS | 800 V           | 100 kHz | 4.13 Ω                         | 27.5 W                             | 15 W                            | 16 W                               |
| ICE5AR0680BZS | PG-DIP-7 | 5AR0680BZS | 800 V           | 100 kHz | 0.71 Ω                         | 66 W                               | 39 W                            | 41 W                               |

The calculated output power curves showing typical output power against ambient temperature are shown below. The curves are derived based on an open-frame design at  $T_a = 50^{\circ}\text{C}$ ,  $T_J = 125^{\circ}\text{C}$  (integrated HV MOSFET for CoolSET<sup>TM</sup>), using the minimum pin copper area in a 2 oz copper single-sided PCB and steady-state operation only (no design margins for abnormal operation modes are included). The output power figure is for selection purposes only. The actual power can vary depending on the specific design.



Figure 21 Output power curve of ICE5AR4770BZS

 $<sup>^{1}</sup>$  Typ. at T<sub>J</sub> = 25°C (inclusive of low-side MOSFET).

<sup>&</sup>lt;sup>2</sup> Calculated maximum output power rating in an open-frame design at  $T_a = 50$ °C,  $T_J = 125$ °C (integrated HV MOSFET) and using minimum drain pin copper area in a 2 oz copper single-sided PCB. The output power figure is for selection purposes only. The actual power can vary depending on the particular design. Please contact a technical expert from Infineon for more information.

## **Design guide - ICE5ARxxxxBZS**



## **Output power of fifth-generation fixed-frequency ICs**



Figure 22 Output power curve of ICE5AR4780BZS



Figure 23 Output power curve of ICE5AR0680BZS

## **Design guide - ICE5ARxxxxBZS**





Fifth-generation fixed-frequency FLYCAL design example

#### Fifth-generation fixed-frequency FLYCAL design example 8

A design example of a 14.5 W 15 V 5 V fixed-frequency non-isolated DCM flyback converter with ICE5AR4780BZS is shown below.

| Define input parameters:                                   |                         |               |
|------------------------------------------------------------|-------------------------|---------------|
| Minimum AC input voltage:                                  | $V_{ACMin}$             | 85 V AC       |
| Maximum AC input voltage:                                  | $V_{ACMax}$             | 330 V AC      |
| Line frequency:                                            | $f_{AC}$                | 60 Hz         |
| Bulk capacitor DC ripple voltage:                          | $V_{DCRipple}$          | 27 V          |
| Output voltage 1:                                          | $V_{\text{Out1}}$       | 15 V          |
| Output current 1:                                          | I <sub>Out1</sub>       | 0.83 A        |
| Forward voltage of output diode 2:                         | $V_{\text{FOut1}}$      | 0.6 V         |
| Output ripple voltage 1:                                   | $V_{OutRipple1}$        | 0.2 V         |
| Output voltage 2:                                          | $V_{\text{Out2}}$       | 5 V           |
| Output current 2:                                          | I <sub>Out2</sub>       | 0.4 A         |
| Forward voltage of output diode 2:                         | $V_{\text{FOut2}}$      | 0.2 V         |
| Output ripple voltage 2:                                   | $V_{\text{OutRipple2}}$ | 0.2 V         |
| Maximum output power:                                      | $P_{OutMax}$            | 17 W          |
| Minimum output power:                                      | $P_{OutMin}$            | 1 W           |
| Efficiency at V <sub>ACMin</sub> and P <sub>OutMax</sub> : | η                       | 83 percent    |
| Reflection voltage:                                        | $V_{RSET}$              | 97.5 V        |
| V <sub>CC</sub> voltage:                                   | $V_{Vcc}$               | 14 V          |
| Forward voltage of V <sub>CC</sub> diode (D2):             | $V_{FVcc}$              | 0.6 V         |
| Fifth-generation FF CoolSET™:                              | CoolSET™                | ICE5AR4780BZS |
| Switching frequency:                                       | f <sub>s</sub>          | 100 kHz       |
| Breakdown voltage:                                         | $V_{DSMax}$             | 800 V         |
| Drain-to-source capacitance of MOSFET                      |                         |               |
| (including C <sub>o(er)</sub> of MOSFET):                  | $C_{DS}$                | 7 pF          |
| Effective output capacitance of MOSFET:                    | $C_{O(er)}$             | 3 pF          |
| Start-up resistor R <sub>StartUp</sub> (R2A, R2B, R2C):    | $R_{StartUp}$           | 45 ΜΩ         |
| Maximum ambient temperature:                               | Ta                      | 50 °C         |

#### 8.1 **Pre-calculation**

Output power of output 1:

$$P_{Out1} = V_{Out1} \cdot I_{Out1}$$
 (Eq 15)  $P_{Out1} = 15V \cdot 0.83A = 12.45W$ 

Output power of output 2:

$$P_{Out2} = V_{Out2} \cdot I_{Out2}$$
 (Eq 16)  $P_{Out2} = 5V \cdot 0.4A = 2W$ 

Nominal output power:

$$P_{OutNom} = P_{Out1} + P_{Out2}$$
 (Eq 17)  $P_{OutNom} = 12.45W + 2W = 14.45W$ 

#### **Design guide - ICE5ARxxxxBZS**



#### Fifth-generation fixed-frequency FLYCAL design example

Output power 1 load weight:

$$K_{L1} = P_{Out1} / P_{OutNom}$$
 (Eq 18)  $K_{L1} = 12.45W / 14.45W = 0.86$ 

Output power 2 load weight:

$$K_{L2} = P_{Out2} / P_{OutNom}$$
 (Eq 19)  $K_{L1} = 2W / 14.45W = 0.14$ 

Maximum input power:

$$P_{InMax} = \frac{P_{OutMax}}{\eta}$$
 (Eq 20)  $P_{InMax} = \frac{17W}{0.83} = 20.48W$ 

## 8.2 Input diode bridge (BR1)

Input RMS current:

Power factor 
$$Cos\phi \\ I_{ACRMS} = \frac{P_{InMax}}{V_{ACMin} \cdot cos\phi}$$
 (Eq 21) 
$$I_{ACRMS} = \frac{20.48W}{85V \cdot 0.6} = 0.402A$$

Maximum DC input voltage:

$$V_{DC \max PK} = V_{ACMax} \cdot \sqrt{2}$$
 (Eq 22)  $V_{DCMaxPk} = 330V \cdot \sqrt{2} = 466.7V$ 

## 8.3 Input capacitor (C1)

Peak voltage at minimum AC input:

$$V_{DCMinPk} = V_{ACMin} \cdot \sqrt{2}$$
 (Eq 23)  $V_{DCMinPk} = 85V \cdot \sqrt{2} = 120.2V$ 

Minimum DC input voltage-based ripple voltage setting:

$$V_{DCMinSet} = V_{DCMinPk} - V_{DCRipple}$$
 (Eq 24)  $V_{DCMin}Set = 120.2V - 27V = 93.2V$ 

Discharging time at each half-line cycle:

$$T_{D} = \frac{1}{4 \cdot f_{AC}} \cdot \left(1 + \frac{\sin^{-1} \frac{V_{DCMinSet}}{V_{DCMinPk}}}{90}\right)$$
 (Eq 25) 
$$T_{D} = \frac{1}{4 \cdot 60Hz} \cdot \left(1 + \frac{\sin^{-1} \frac{93.2V}{120.2V}}{90}\right) = 6.52ms$$

Required energy at discharging time of input capacitor:

$$W_{IN} = P_{INMax} \cdot T_D$$
 (Eq 26)  $W_{IN} = 20.48W \cdot 6.52 ms = 0.13W \cdot s$ 

Calculated input capacitor:

$$C_{INCal} = \frac{2 \cdot W_{IN}}{V_{DCMinPk}^2 - V_{DCMinSet}^2}$$
 (Eq 27) 
$$C_{INCal} = \frac{2 \cdot 0.13W \cdot s}{\left(120.2V\right)^2 - \left(93.2V\right)^2} = 46.35 \mu F$$

28 of 44

#### **Design guide - ICE5ARxxxxBZS**



#### Fifth-generation fixed-frequency FLYCAL design example

Alternatively, a rule of thumb for estimating the input capacitor may be applied based on maximum input power, as shown below:

<u>Input voltage</u> <u>Factor</u>

115 V AC 2 μF/W

230 V AC  $1 \mu\text{F/W}$ 

85-265 V AC  $2-3 \mu\text{F/W}$ 

Applying the rule of thumb using the 2  $\mu$ F/W factor:

$$C_{\mathit{INEst}} = P_{\mathit{INMax}} \cdot factor$$
 (Eq 28)  $C_{\mathit{INEst}} = 20.48 \cdot 2\mu = 41 \mu F$ 

Choose a capacitance greater than or equal to calculated (Eq 27) or estimated (Eq 28) value, whichever is greater. The voltage rating should be greater than or equal to the maximum DC input voltage.

Input capacitor  $C_{IN}$  47  $\mu F/500 V$ 

Recalculation after input capacitor selection:

$$V_{DCMin} = \sqrt{V_{DCMinPk}^2 - \frac{2 \cdot W_{IN}}{C_{IN}}}$$
 (Eq 29) 
$$V_{DCMin} = \sqrt{(120.2V)^2 - \frac{2 \cdot 0.13W \cdot s}{47 \mu F}} = 93.63V$$

Note: Special requirements for hold-up time, including cycle skip/drop-out, or other factors which affect the resulting minimum DC input voltage and capacitor discharging time, are not considered

above.

V 1.1

## **Design guide - ICE5ARxxxxBZS**



Fifth-generation fixed-frequency FLYCAL design example

## 8.4 Transformer design (T1)



Figure 24 Typical waveforms of DCM operation

Maximum duty cycle:

$$D_{Max} = \frac{V_{RSET}}{V_{RSET} + V_{DCMin}}$$
 (Eq 30) 
$$D_{Max} = \frac{97.5V}{97.5V + 93.63V} = 0.51$$

Primary inductance:

$$L_{P} = \frac{(V_{DCMin} \times D_{Max})^{2}}{2 \times P_{InMax} \times f_{s} \times K_{RF}}$$
 (Eq 31) 
$$L_{P} = \frac{(93.63V \times 0.51)^{2}}{2 \times 20.48W \times 100kHz \times 1} = 556.7 \,\mu\text{H}$$

Primary average current during turn-on:

$$I_{AV} = \frac{P_{InMax}}{V_{DCMin} \times D_{Max}}$$
 (Eq 32)  $I_{AV} = \frac{20.48W}{93.63V \times 0.51} = 0.43A$ 

#### **Design guide - ICE5ARxxxxBZS**

# **(infineon**

#### Fifth-generation fixed-frequency FLYCAL design example

Primary peak-to-peak current:

$$\Delta I = \frac{V_{DCMin} \times D_{Max}}{L_P \times f_s}$$
 (Eq 33)  $\Delta I = \frac{93.63V \times 0.51}{556.7 \,\mu\text{H} \times 100k\text{Hz}} = 0.86A$ 

Primary peak current:

$$I_{PMax} = I_{AV} + \frac{\Delta I}{2}$$
 (Eq 34)  $I_{PMax} = 0.43A + \frac{0.86A}{2} = 0.86A$ 

Primary valley current:

$$I_{Valley} = I_{PMax} - \Delta I \qquad \qquad \text{(Eq 35)} \qquad I_{Valley} = 0.86A - 0.86A = 0A$$

**Primary RMS current:** 

$$I_{PRMS} = \sqrt{[3 \times (I_{AV})^2 + (\frac{\Delta I}{2})^2] \times \frac{D \max}{3}}$$
 (Eq 36) 
$$I_{PRMS} = \sqrt{[3 \times (0.43)^2 + (\frac{0.86A}{2})^2] \times \frac{0.51}{3}} = 0.35A$$

Choose core type and bobbin from magnetics suppliers that can support the required power. Maximum flux density, typically from 200 mT to 400 mT, depends on the type of ferrite material. Below is the selected transformer material:

Core type : E 20/10/6 Core material : N87

Maximum flux density (B<sub>s</sub>) : 390 mT at 100°C

 $\begin{array}{lll} \text{Cross-sectional area ($A_e$)} & : 32 \text{ mm}^2 \\ \text{Bobbin width (BW)} & : 11 \text{ mm} \\ \text{Winding cross-section ($A_N$)} & : 34 \text{ mm}^2 \\ \text{Winding perimeter ($I_N$)} & : 41.2 \text{ mm} \\ \end{array}$ 

Set maximum flux density B<sub>MAX</sub> 200 mT

Calculate minimum primary number of turns:

$$N_{PCal} \ge \frac{I_{PMax} \cdot L_p}{B_{Max} \cdot A_e}$$
 (Eq 37)  $N_{PCal} \ge \frac{0.86 A \times 556.7 \, \mu H}{200 \, mT \times 32 \, mm^2} = 74.6 Turns$  Primary number of turns

Calculate secondary number of turns for V<sub>Out1</sub>:

$$N_{S1Cal} = \frac{N_P \cdot \left(V_{Out1} + V_{FOut1}\right)}{V_R}$$
 (Eq 38) 
$$N_{S1Cal} = \frac{78 Turns \times \left(15V + 0.6V\right)}{97.5V} = 12.48 Turns$$
 Secondary 1 number of turns 
$$N_{S1}$$
 12 turns

Calculate secondary number of turns for Vout2:

$$N_{S2Cal} = \frac{N_P \cdot \left(V_{Out2} + V_{FOut2}\right)}{V_R} \qquad \qquad \text{(Eq 39)} \qquad N_{S2Cal} = \frac{78 Turns \times \left(5V + 0.2V\right)}{97.5V} = 4.16 Turns$$
 Secondary 2 number of turns 
$$N_{S2} \qquad \text{4 turns}$$

#### **Design guide - ICE5ARxxxxBZS**



#### Fifth-generation fixed-frequency FLYCAL design example

Calculate number of turns for Vcc:

$$N_{VccCal} = \frac{N_P \cdot \left(V_{Vcc} + V_{FVcc}\right)}{V_R} \qquad \qquad \text{(Eq 40)} \qquad N_{VccCal} = \frac{78 Turns \times \left(14V + 0.6V\right)}{97.5V} = 11.7 Turns$$
 Auxiliary number of turns 
$$N_{Vcc} \qquad \qquad 11 \text{ turns}$$

Auxiliary supply voltage:

$$V_{VccCal} = (V_{Out1} + V_{FOut1}) \cdot N_{Vcc} / N_{S1} - V_{FVcc} \qquad \text{(Eq 41)} \qquad V_{VccCal} = (15V + 0.6V) \cdot 11 / 12 - 0.6V = 13.7V + 0.6V +$$

#### 8.5 Post calculation

Primary to secondary 1 turns ratio:

$$N_{PS1} = N_P / N_{S1}$$
 (Eq 42)  $N_{PS1} = 78 turns / 12 turns = 6.5$ 

Primary to secondary 2 turns ratio:

$$N_{PS2} = N_P / N_{S2}$$
 (Eq 43)  $N_{PS2} = 78 turns / 4 turns = 19.5$ 

Post-calculated reflected voltage:

$$V_{RPost} = (V_{Out1} + V_{FOut1}) \cdot N_P / N_{S1}$$
 (Eq 44)  $V_{RPost} = (15V + 0.6V) \cdot 78 / 12 = 101.4V$ 

Post-calculated maximum duty cycle:

$$D_{MaxPost} = \frac{V_{RPost}}{V_{RPost} + V_{DCMin}}$$
 (Eq 45) 
$$D_{MaxPost} = \frac{101.4V}{101.4V + 93.63V} = 0.52$$

Duty cycle prime:

$$D'_{Max} = \frac{L_P \cdot f_s \cdot (I_{PMax} - I_{Valley})}{V_{RPost}}$$
(Eq 46) 
$$D'_{Max} = \frac{556.7 \,\mu\text{H} \cdot 100 \,k\text{Hz} \cdot (0.86 \,A - 0A)}{101.4V} = 0.47$$

Actual flux density:

$$B_{MaxAct} = \frac{L_P \cdot I_{PMax}}{N_P \cdot A_e}$$
 (Eq 47) 
$$B_{MaxAct} = \frac{556.7 \,\mu\text{H} \cdot 0.86 \,A}{78 \cdot 32 \,\text{mm}^2} = 191 \,\text{mT}$$

Maximum DC input voltage for CCM operation:

$$V_{DC \max CCM} = \left(\frac{1}{\sqrt{2 \cdot P_{InMax} \cdot L_P \cdot f_s}} - \frac{1}{V_{RPost}}\right)^{-1} \qquad \text{(Eq 48)} \qquad V_{DC \max CCM} = \left(\frac{1}{\sqrt{2 \cdot 20.48W \cdot 557 \mu H \cdot 100kHz}} - \frac{1}{101.4V}\right)^{-1} = 90.3V$$

V 1.1

#### **Design guide - ICE5ARxxxxBZS**

## Fifth-generation fixed-frequency FLYCAL design example



#### 8.6 Transformer winding design

Transformer design plays a significant role in efficiency. Interlacing primary and output windings can reduce leakage inductance, and this is one way to improve efficiency. It is also critical for safety concerns, especially in isolated applications. Therefore, creepage and clearance should also be given serious consideration.

Standard safety margins between primary and secondary winding:

M = 4 mm for European safety standard

M = 3.2 mm for UL 1950

M = 0 mm for triple-insulated wire on either primary or secondary winding

Standard safety margin

Copper space factor

Effective bobbin width:

$$BW_E = BW - (2 \times M)$$
 (Eq 49)  $BW_E = 11mm - (2 \times 0) = 11mm$ 

Effective winding cross-section:

$$A_{Ne} = \frac{A_N \times BW_e}{BW}$$
 (Eq 50)  $A_{Ne} = \frac{34mm^2 \times 11mm}{11mm} = 34mm^2$ 

The effective winding cross-section must be divided between the primary and secondary windings. The design example is divided as follows:

Winding Factor Primary winding (AF<sub>NP</sub>) 50 percent Secondary winding 1(AF<sub>NS1</sub>) 30 percent Secondary winding 2 (AF<sub>NS2</sub>) 15 percent Auxiliary winding (AF<sub>NVcc</sub>) 5 percent

#### 8.6.1 **Primary winding**

Calculate copper wire cross-sectional area:

$$A_{PCal} = \frac{AF_{NP} \times f_{Cu} \times A_{Ne}}{N_{P}}$$
 (Eq 51) 
$$A_{PCal} = \frac{0.5 \times 0.4 \times 34mm^{2}}{78} = 0.087mm^{2}$$

Calculate maximum wire size:

$$AWG_{PCal} = 9.97 \cdot \left(1.8277 - \left(2 \cdot \log\left(2 \cdot \sqrt{\frac{A_{PCal}}{\pi}}\right)\right)\right) \quad \text{(Eq 52)} \qquad AWG_{PCal} = 9.97 \cdot \left(1.8277 - \left(2 \cdot \log\left(2 \cdot \sqrt{\frac{0.087}{\pi}}\right)\right)\right) = 28$$
Selected wire size 
$$AWG_{P} \qquad 30$$
Number of parallel wires 
$$n_{P} \qquad 1$$

Copper wire diameter:

$$d_P = 10^{\left(\frac{1.8277}{2} - \frac{AWG_P}{29.97}\right)}$$
 (Eq 53) 
$$d_P = 10^{\left(\frac{1.8277}{2} - \frac{30}{29.97}\right)} = 0.26mm$$

#### **Design guide - ICE5ARxxxxBZS**

# **(infineon**

#### Fifth-generation fixed-frequency FLYCAL design example

Copper wire cross-sectional area:

$$A_{P} = \frac{\pi}{4} \cdot d_{P}^{2} \cdot n_{p}$$
 (Eq 54) 
$$A_{P} = \frac{\pi}{4} \cdot (0.26 mm)^{2} \cdot 1 = 0.0517 mm^{2}$$

Wire current density:

$$S_P = \frac{I_{PRMS}}{A_P}$$
 (Eq 55)  $S_P = \frac{0.35 A}{0.052 \, mm^2} = 6.8 A / mm^2$ 

Note: Recommended wire current density is less than 8 A/mm<sup>2</sup>.

Number of turns per layer using INS = 0.01 mm:

$$NL_{P} = \frac{BW_{E}}{n_{P} \cdot \left(d_{P} + 2 \cdot INS\right)}$$
 (Eq 56) 
$$NL_{P} = \frac{11mm}{1 \cdot \left(0.26mm + 2 \cdot 0.01mm\right)} = 39Turns/layer$$

Note: Insulation thickness (INS) for single-, double- and triple-insulated wire is 0.01, 0.02 and 0.04 mm respectively. Ask the magnetics supplier for the actual insulation thickness.

Number of layers:

$$Ln_p = N_p / NL_p$$
 (Eq 57)  $Ln_p = 78Turns/(39Turns/layer) = 2layers$ 

## 8.6.2 Secondary 1 winding (Vout1)

Calculate copper wire cross-sectional area:

$$A_{NS1Cal} = \frac{AF_{NS1} \times f_{Cu} \times A_{Ne}}{N_{S1}}$$
 (Eq 58) 
$$A_{NS1Cal} = \frac{0.30 \times 0.4 \times 34mm^2}{12} = 0.34mm^2$$

Calculate maximum wire size:

$$AWG_{NS1Cal} = 9.97 \cdot \left(1.8277 - \left(2 \cdot \log\left(2 \cdot \sqrt{\frac{A_{NS1Cal}}{\pi}}\right)\right)\right) \qquad \text{(Eq 59)} \qquad AWG_{NS1Cal} = 9.97 \cdot \left(1.8277 - \left(2 \cdot \log\left(2 \cdot \sqrt{\frac{0.34mm^2}{\pi}}\right)\right)\right) = 22$$
Selected wire size 
$$AWG_{S1} \qquad 26$$
Number of parallel wires 
$$n_{S1} \qquad 2$$

Copper wire diameter:

$$d_{S1} = 10^{\left(\frac{1.8277}{2} - \frac{AWG_{S1}}{2.9.97}\right)}$$
 (Eq 60) 
$$d_{S1} = 10^{\left(\frac{1.8277}{2} - \frac{26}{2.9.97}\right)} = 0.407mm$$

Copper wire cross-sectional area:

$$A_{S1} = \frac{\pi}{4} \cdot d_{S1}^{2} \cdot n_{S1}$$
 (Eq 61) 
$$A_{S1} = \frac{\pi}{4} \cdot (0.407)^{2} \cdot 2 = 0.261 \, mm^{2}$$

#### **Design guide - ICE5ARxxxxBZS**

# **(infineon**

#### Fifth-generation fixed-frequency FLYCAL design example

Peak current:

$$I_{S1Max} = I_{PMax} \cdot K_{L1} \cdot N_{PS1}$$
 (Eq 62)  $I_{S1Max} = 0.86A \cdot 0.86 \cdot 6.5 = 4.8A$ 

RMS current:

$$I_{S1RMS} = I_{PRMS} \cdot K_{L1} \cdot \sqrt{\frac{1 - D_{MaxPost}}{D_{MaxPost}}} \cdot N_{PS1} \qquad \text{(Eq 63)} \qquad I_{S1RMS} = 0.35 \, A \cdot 0.86 \cdot \sqrt{\frac{1 - 0.52}{0.52}} \cdot 6.5 = 1.9 \, A$$

Wire current density:

$$S_{S1} = \frac{I_{S1RMS}}{A_{S1}}$$
 (Eq 64)  $S_{S1} = \frac{1.9A}{0.261 mm^2} = 7.3A/mm^2$ 

Number of turns per layer using INS = 0.01 mm (non-isolated design does not need triple-insulated wire):

$$NL_{S1} = \left\lfloor \frac{BW_E}{nw_{S1} \cdot (d_{S1} + 2 \cdot INS_{S1})} \right\rfloor$$
 (Eq 65) 
$$NL_{S1} = \left\lfloor \frac{11mm}{2 \cdot (0.407mm + 2 \cdot 0.01mm)} \right\rfloor = 12Turns/layer$$

Number of layers of secondary 1 winding:

$$Ln_{S1} = \lceil N_{S1} / NL_{S1} \rceil$$
 (Eq 66)  $Ln_{S1} = \lceil 12Turns / (12Turns / layer) \rceil = 1 layers$ 

## 8.6.3 Secondary 2 winding (V<sub>Out2</sub>)

Calculate copper wire cross-sectional area:

$$A_{NS2Cal} = \frac{AF_{NS2} \times f_{Cu} \times A_{Ne}}{N_{S2}}$$
 (Eq 67) 
$$A_{NS2Cal} = \frac{0.15 \times 0.4 \times 34mm^2}{4} = 0.51mm^2$$

Calculate maximum wire size:

$$AWG_{NS2Cal} = 9.97 \cdot \left(1.8277 - \left(2 \cdot \log\left(2 \cdot \sqrt{\frac{A_{NS2Cal}}{\pi}}\right)\right)\right) \qquad \text{(Eq 68)} \qquad AWG_{NS2Cal} = 9.97 \cdot \left(1.8277 - \left(2 \cdot \log\left(2 \cdot \sqrt{\frac{0.34}{\pi}}\right)\right)\right) = 20$$
Selected wire size 
$$AWG_{S2} \qquad 26$$
Number of parallel wires 
$$n_{S2} \qquad 1$$

Copper wire diameter:

$$d_{S2} = 10^{\left(\frac{1.8277}{2} - \frac{AWG_{52}}{2.9.97}\right)}$$
 (Eq 69) 
$$d_{S2} = 10^{\left(\frac{1.8277}{2} - \frac{26}{2.9.97}\right)} = 0.407mm$$

Copper wire area:

$$A_{S2} = \frac{\pi}{4} \cdot d_{S2}^{2} \cdot n_{S2}$$
 (Eq 70) 
$$A_{S2} = \frac{\pi}{4} \cdot (0.407)^{2} \cdot 1 = 0.13 mm^{2}$$

Peak current:

$$I_{S2Max} = I_{PMax} \cdot K_{L2} \cdot N_{PS2}$$
 (Eq 71)  $I_{S2Max} = 0.86 A \cdot 0.14 \cdot 19.5 = 2.3A$ 

V 1.1

#### **Design guide - ICE5ARxxxxBZS**



#### Fifth-generation fixed-frequency FLYCAL design example

RMS current:

$$I_{S2RMS} = I_{PRMS} \cdot K_{L2} \cdot \sqrt{\frac{1 - D_{MaxPost}}{D_{MaxPost}}} \cdot N_{PS2} \qquad \text{(Eq 72)} \qquad I_{S2RMS} = 0.35 \, A \cdot 0.14 \cdot \sqrt{\frac{1 - 0.52}{0.52}} \cdot 19.5 = 0.9 \, A$$

Wire current density:

$$S_{S2} = \frac{I_{S2RMS}}{A_{S2}}$$
 (Eq 73)  $S_{S2} = \frac{0.9A}{0.130 \, mm^2} = 7A / mm^2$ 

Number of turns per layer using INS = 0.01 mm (non-isolated design does not need triple-insulated wire):

$$NL_{S2} = \left[ \frac{BW_E}{nw_{S2} \cdot (d_{S2} + 2 \cdot INS_{S2})} \right]$$
 (Eq 74) 
$$NL_{S2} = \left[ \frac{11mm}{1 \cdot (0.407mm + 2 \cdot 0.01mm)} \right] = 25Turns/layer$$

Number of layers:

$$Ln_{s2} = \lceil N_{s2} / NL_{s2} \rceil$$
 (Eq 75)  $Ln_{s2} = \lceil 4Turns / 25Turns / layer \rceil = 1 layer$ 

## 8.7 Clamping network

For calculating the clamping network, it is necessary to know the leakage inductance  $L_{LK}$ . The most common approach is to have the  $L_{LK}$  value given in a percentage of the  $L_p$ . If it is known that the transformer construction is consistent, the  $L_{LK}$  can be measured by shorting the secondary windings (assuming the availability of a good LCR meter).

Leakage inductance:

Leakage inductance percentage 
$$L_{\it LK\%} = L_{\it LK\%} \cdot L_{\it P}$$
 (Eq 76) 
$$L_{\it LK} = 2.5\% \times 556.7 \, \mu H = 13.9 \, \mu H$$

Clamping voltage:

$$V_{Clamp} = V_{DSMax} - V_{DCMaxPk} - V_{RPost}$$
 (Eq 77)  $V_{Clamp} = 700V - 466.7V - 101.4V = 131.9V$ 

Calculate clamping capacitor:

$$C_{ClampCal} = \frac{I_{PMax}^2 \cdot L_{LK}}{\left(V_{RPost} + V_{Clamp}\right) \cdot V_{Clamp}} \qquad \qquad \text{(Eq 78)} \qquad C_{ClampCal} = \frac{\left(0.86A\right)^2 \times 13.9 \, \mu\text{H}}{\left(101.4V + 131.9V\right) \times 131.9V} = 334 \, pF$$
 Clamping capacitor 
$$C_{Clamp} \qquad 1 \, \text{nF}$$

Calculate clamping resistor:

$$R_{ClampCal} = \frac{\left(V_{Clamp} + V_{RPost}\right)^2 - V_{RPost}^2}{0.5 \cdot L_{LK} \cdot I_{PMax}^2 \cdot f_S} \qquad \qquad \text{(Eq 79)} \qquad R_{Clamp} = \frac{\left(131.9V + 101.4V\right)^2 - \left(101.4V\right)^2}{0.5 \times 13.9 \, \mu H \times \left(0.86A\right)^2 \times 100 \, kHz} = 86 k\Omega$$
 Clamping resistor

#### **Design guide - ICE5ARxxxxBZS**



Fifth-generation fixed-frequency FLYCAL design example

#### 8.8 **CS** resistor

The CS resistor value defines the peak current of the power MOSFET. Therefore, the transformer should be designed not to saturate at this peak current value. Because the IC cycle-by-cycle PCL is defined by this resistor, it also defines the maximum output power that can be delivered.

CS resistor:

PCL threshold 
$$R_{Sense} = \frac{V_{CS\_N}}{I_{PMax}}$$
 (Eq 80) 
$$R_{Sense} = \frac{0.8V}{0.86A} = 0.93\Omega$$

#### 8.9 **Output rectifier**

A low forward voltage and an ultrafast diode such as a Schottky diode are recommended for a highly efficient design. These diodes are subjected to large peak and RMS current stress. The minimum voltage rating (not including voltage spikes) and minimum current rating (not including peak power transients) are calculated below.

The output capacitor is necessary to minimize the output ripple. It also holds the necessary energy needed during high load jumps. Therefore, the output capacitor should have enough capacitance and low ESR. It should also meet the ripple current rating.

An LC filter can be added to further reduce the output ripple.

#### 8.9.1 **Output 1**

Diode reverse voltage:

$$V_{RDiodd} = V_{Out1} + \left(\frac{V_{DCMaxPK}}{N_{PS1}}\right) \qquad \qquad \text{(Eq 81)} \qquad V_{RDiodd} = 15V + \left(\frac{466.7V}{6.5}\right) = 86.8V$$
 Diode RMS current 
$$I_{\text{S1RMS}} \qquad 1.9 \text{ A}$$

Output capacitor ripple current:

| Maximum voltage undershoot                                               | $\Delta V_{\text{Out1}}$ | 0.3 V                                              |
|--------------------------------------------------------------------------|--------------------------|----------------------------------------------------|
| Number of clock periods                                                  | $n_{\text{CP1}}$         | 20                                                 |
| $I_{Rippld} = \sqrt{\left(I_{S1RMS}\right)^2 - \left(I_{Out1}\right)^2}$ | (Eq 82)                  | $I_{Rippld} = \sqrt{(1.9A)^2 - (0.83A)^2} = 1.71A$ |

Calculated output capacitance:

$$C_{\textit{Out1Cal}} = \frac{I_{\textit{Out1}} \cdot n_{\textit{CP1}}}{\Delta V_{\textit{OUT1}} \cdot f_{\textit{S}}} \hspace{1cm} \text{(Eq 83)} \hspace{1cm} C_{\textit{Out1Cal}} = \frac{0.83 A \cdot 20}{0.3 V \cdot 100 \, kHz} = 553 \, \mu F$$
 Output capacitor 
$$C_{\textit{Out1}} \hspace{1cm} 680 \, \mu F$$
 ESR 
$$R_{\textit{ESR1}} \hspace{1cm} 32 \, \text{m} \Omega$$
 Number of output capacitors in parallel 
$$nc_{\textit{Cout1}} \hspace{1cm} 1$$

#### **Design guide - ICE5ARxxxxBZS**

# **(infineon**

### Fifth-generation fixed-frequency FLYCAL design example

Zero-frequency output capacitor:

$$f_{ZCOut1} = \frac{1}{2 \cdot \pi \cdot R_{ESR1} \cdot C_{Out1}}$$
 (Eq 84) 
$$f_{ZCOut1} = \frac{1}{2 \cdot \pi \cdot 32m\Omega \cdot 680\mu F} = 7.3kHz$$

Ripple voltage of first stage:

$$V_{Rippld} = \frac{I_{S1Max} \cdot R_{ESR1}}{nc_{Cout1}}$$
 (Eq 85) 
$$V_{Rippld} = \frac{4.8A \cdot 32m\Omega}{1} = 0.15V$$

Calculated LC filter capacitor:

Select LC filter inductor 
$$C_{LCCal1} = \frac{\left(C_{Out1} \cdot R_{ESR1}\right)^2}{L_{out1}}$$
 (Eq 86) 
$$C_{LCCal1} = \frac{\left(680 \mu F \cdot 32 m\Omega\right)^2}{2.2 \mu H} = 215 \mu F$$
 LC filter capacitor 
$$C_{LC1} = \frac{\left(680 \mu F \cdot 32 m\Omega\right)^2}{2.2 \mu H} = 215 \mu F$$

LC filter frequency:

$$f_{LC1} = \frac{1}{2 \cdot \pi \cdot \sqrt{C_{LC1} \cdot L_{OUT1}}}$$
 (Eq 87) 
$$f_{LC1} = \frac{1}{2 \cdot \pi \cdot \sqrt{680 \, \mu F \cdot 2.2 \, \mu H}} = 4.1 kHz$$

Second stage ripple voltage:

$$V_{2ndRippli} = V_{Rippli} \cdot \frac{\frac{1}{2 \cdot \pi \cdot f_s \cdot C_{LC1}}}{\frac{1}{2 \cdot \pi \cdot f_s \cdot C_{LC1}} + \left(2 \cdot \pi \cdot f_s \cdot L_{OUT1}\right)}$$
(Eq 88) 
$$V_{2ndRippli} = 0.15V \cdot \frac{\frac{1}{2 \cdot \pi \cdot 100kHz \cdot 680\mu F}}{\frac{1}{2 \cdot \pi \cdot 100kHz \cdot 680\mu F} + \left(2 \cdot \pi \cdot 100kHz \cdot 2.2\mu H\right)} = 0.26mV$$

## 8.9.2 Output 2

Diode reverse voltage:

$$V_{RDiode2} = V_{Out2} + \left(\frac{V_{DCMaxPk}}{N_{PS2}}\right)$$
 (Eq 89) 
$$V_{RDiode2} = 5V + \left(\frac{466.7V}{19.5}\right) = 28.9V$$
 Diode RMS current 
$$I_{S2RMS} = 0.92 \text{ A}$$

Output capacitor ripple current for V<sub>Out2</sub>:

Maximum voltage undershoot (V<sub>Out2</sub>) 
$$\Delta$$
V<sub>Out2</sub> 0.15 V Number of clock periods  $n_{\text{CP2}} = \sqrt{\left(I_{S2RMS}\right)^2 - \left(I_{Out2}\right)^2}$  (Eq 90)  $I_{Ripple2} = \sqrt{\left(0.92A\right)^2 - \left(0.4A\right)^2} = 0.83A$ 

Calculated output capacitance:

$$C_{\textit{Out2}} = \frac{I_{\textit{Out2}} \cdot n_{\textit{CP2}}}{\Delta V_{\textit{OUT2}} \cdot f_{\textit{S}}} \qquad \qquad \text{(Eq 91)} \qquad C_{\textit{Out2}} = \frac{0.4A \cdot 20}{0.15V \cdot 100 \, kHz} = 533 \, \mu F$$
Output capacitor 
$$C_{\textit{Out2}} \qquad 680 \, \mu F$$
ESR 
$$R_{\textit{ESR2}} \qquad 32 \, \text{m} \Omega$$
Number of output capacitors in parallel 
$$nc_{\textit{Cout2}} \qquad 1$$

#### **Design guide - ICE5ARxxxxBZS**

#### Fifth-generation fixed-frequency FLYCAL design example

Zero-frequency output capacitor:

$$f_{\textit{ZCOut2}} = \frac{1}{2 \cdot \pi \cdot R_{\textit{ESR2}} \cdot C_{\textit{Out2}}}$$

(Eq 92) 
$$f_{ZCOut2} = \frac{1}{2 \cdot \pi \cdot 32m\Omega \cdot 680\mu F} = 7.3kHz$$

Ripple voltage of first stage

$$V_{Rippl\mathcal{Q}} = \frac{I_{S2Max} \cdot R_{ESR2}}{nc_{Cout2}}$$

(Eq 93) 
$$V_{Ripple2} = \frac{2.31A \cdot 32m\Omega}{1} = 0.07V$$

Calculated LC filter capacitor:

Select LC filter inductor

$$C_{LCCal2} = \frac{\left(C_{Out2} \cdot R_{ESR2}\right)^2}{L_{out2}}$$

LC filter frequency:

$$f_{LC2} = \frac{1}{2 \cdot \pi \cdot \sqrt{C_{LC2} \cdot L_{OUT2}}}$$

(Eq 95) 
$$f_{LC2} = \frac{1}{2 \cdot \pi \cdot \sqrt{330 \,\mu F \cdot 2.2 \,\mu H}} = 5.9 kHz$$

(Eq 94)  $C_{LCCal2} = \frac{(680\mu F \cdot 32m\Omega)^2}{2.2\mu H} = 215\mu F$ 

Second stage ripple voltage:

$$V_{2ndRippl\&} = V_{Rippl\&} \cdot \frac{\frac{1}{2 \cdot \pi \cdot f_s \cdot C_{LC2}}}{\frac{1}{2 \cdot \pi \cdot f_s \cdot C_{LC2}} + \left(2 \cdot \pi \cdot f_s \cdot L_{OUT2}\right)} \quad \text{(Eq 96)} \quad V_{2ndRippl\&} = 0.07V \cdot \frac{\frac{1}{2 \cdot \pi \cdot 100kHz \cdot 330\mu F}}{\frac{1}{2 \cdot \pi \cdot 100kHz \cdot 330\mu F} + \left(2 \cdot \pi \cdot 100kHz \cdot 2.2\mu H\right)} = 0.26mV$$

#### 8.10 V<sub>cc</sub> diode and capacitor

Auxiliary diode reverse voltage:

$$V_{RDiodeVCC} = V_{VccCal} + \left(V_{DCMaxPk} \cdot \frac{N_{Vcc}}{N_P}\right)$$

$$V_{RDiodeVCC} = V_{VccCal} + \left(V_{DCMaxPk} \cdot \frac{N_{Vcc}}{N_P}\right)$$
 (Eq 97) 
$$V_{RDiodeVCC} = 13.7V + \left(466.7 \times \frac{11}{78}\right) = 79.5V$$

Calculate minimum V<sub>CC</sub> capacitor:

Soft-start time from datasheet

I<sub>VCC Charge3</sub> from datasheet

V<sub>VCC\_ON</sub> from datasheet

V<sub>VCC OFF</sub> from datasheet

$$C_{\scriptscriptstyle VccCal} > \frac{I_{\scriptscriptstyle VCC\_Charge3} \cdot t_{\scriptscriptstyle SS}}{V_{\scriptscriptstyle VCC\_ON} - V_{\scriptscriptstyle VCC\_OFF}}$$

Selected V<sub>cc</sub> capacitor

$$C_{VccCal} > \frac{I_{VCC\_Charge3} \cdot t_{SS}}{V_{VCC\_ON} - V_{VCC\_OFF}}$$

Start-up time:

$$V_{\text{CC}}$$
 short threshold from datasheet  $I_{\text{VCC\_Charge1}}$  from datasheet

$$t_{SS}$$
 12 ms

  $I_{VCC\_Charge3}$ 
 3 mA

  $V_{VCC\_ON}$ 
 16 V

  $V_{VCC\_OFF}$ 
 10 V

  $C_{VCC\_OFF}$ 
 $C_{VccCal}$ 
 $> \frac{3mA \cdot 12ms}{16V - 10V} = 6\mu F$ 
 $C_{VCC}$ 
 22 µF

#### **Design guide - ICE5ARxxxxBZS**



### Fifth-generation fixed-frequency FLYCAL design example

$$t_{StartUp} = \frac{V_{VCC\_SCP} \cdot C_{VCC}}{I_{VCC\_Ch \text{ arg } el}} + \frac{\left(V_{VCC\_ON} - V_{VCC\_SCP}\right) \cdot C_{VCC}}{I_{VCC\_Ch \text{ arg } e3}} \qquad \text{(Eq 99)} \qquad t_{StartUp} = \frac{1.1V \cdot 22 \,\mu\text{F}}{0.2mA} + \frac{\left(16V - 1.1V\right) \cdot 22 \,\mu\text{F}}{3mA} = 230 \,m\text{s}$$

#### 8.11 Calculation of losses

Input diode bridge loss:

| Diode bridge forward voltage                | $V_{FBR}$ | 1 V                                      |
|---------------------------------------------|-----------|------------------------------------------|
| $P_{DIN} = I_{ACRMS} \cdot V_{FBR} \cdot 2$ | (Eq 100)  | $P_{DIN} = 0.4A \cdot 1V \cdot 2 = 0.8W$ |

Transformer copper loss:

| Copper resistivity at 100°C                                   | $ ho_{100}$ | 0.0172 Ω·mm²/m                                                                                       |
|---------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------|
| $R_{PCu} = \frac{l_N \cdot N_P \cdot \rho_{100}}{A_P}$        | (Eq 101)    | $R_{PCu} = \frac{41.2mm \cdot 78 \cdot 0.0172\Omega \cdot mm^2 / m}{0.052mm^2} = 1068.5m\Omega$      |
| $R_{S1Cu} = \frac{l_N \cdot N_{S1} \cdot \rho_{100}}{A_{S1}}$ | (Eq 102)    | $R_{S1Cu} = \frac{41.2mm \cdot 12 \cdot 0.0172\Omega \cdot mm^2 / m}{0.2602mm^2} = 32.6m\Omega$      |
| $R_{S2Cu} = \frac{l_N \cdot N_{S2} \cdot \rho_{100}}{A_{S2}}$ | (Eq 103)    | $R_{S1Cu} = \frac{41.2mm \cdot 4 \cdot 0.0172\Omega \cdot mm^2 / m}{0.13mm^2} = 21.8m\Omega$         |
| $P_{PCu} = I_{PRMS}^{2} \cdot R_{PCU}$                        | (Eq 104)    | $P_{PCu} = (0.35A)^2 \cdot 1068.5m\Omega = 133.63mW$                                                 |
| $P_{S1Cu} = I_{S1RMS}^{2} \cdot R_{S1CU}$                     | (Eq 105)    | $P_{PCu} = (0.35A)^2 \cdot 1068.5m\Omega = 133.63mW$ $P_{S1Cu} = (1.9A)^2 \cdot 32.6m\Omega = 118mW$ |
| $P_{S2Cu} = I_{S2RMS}^{2} \cdot R_{S2CU}$                     |             | $P_{S2Cu} = (0.92A)^2 \cdot 21.8m\Omega = 18mW$                                                      |
| $P_{Cu} = P_{PCu} \cdot P_{S1CU} \cdot P_{S2Cu}$              | (Eq 107)    | $P_{Cu} = 133  mW + 118  mW + 18  mW = 270  mW$                                                      |

Output rectifier diode loss:

$$P_{Diodel} = I_{S1RMS} \cdot V_{FOutl}$$
 (Eq 108)  $P_{Diodel} = 1.9A \cdot 0.6V = 1.14W$   $P_{Diodel} = I_{S2RMS} \cdot V_{FOutl}$  (Eq 109)  $P_{Diodel} = 0.92A \cdot 0.2V = 0.18W$ 

RCD clamper loss:

$$P_{Clamper} = \frac{1}{2} \cdot L_{LK} \cdot I_{PMax}^2 \cdot f_S \cdot \frac{V_{Clamp} + V_{RPost}}{V_{Clamp}}$$
 (Eq 110) 
$$P_{Clamper} = \frac{1}{2} \cdot 13.9 \mu H \cdot (0.86A)^2 \cdot 100 k Hz \cdot \frac{132V + 101.4V}{132V} = 0.91W$$

CS resistor loss:

$$P_{CS} = (I_{PRMS})^2 \cdot R_{CS}$$
 (Eq 111)  $P_{CS} = (0.35A)^2 \cdot 0.93\Omega = 0.12W$ 

MOSFET loss:

 $\begin{array}{lll} \text{R}_{\text{DSON}} \text{ at T}_{\text{J}} = 125^{\circ}\text{C from datasheet} & \text{R}_{\text{DSON}} & 8.69 \ \Omega \\ \text{C}_{\text{o(er)}} \text{ from datasheet} & \text{C}_{\text{o(er)}} & 3 \text{ pF} \\ \text{External drain-to-source capacitance} & \text{C}_{\text{DS}} & 0 \text{ pF} \\ P_{SONMinAC} = \frac{1}{2} \cdot \left( C_{o(er)} + C_{DS} \right) \cdot \left( V_{DCMin} + V_{RPost} \right)^2 \cdot f_S & \textbf{(Eq 112)} & P_{SONMinAC} = \frac{1}{2} \cdot \left( 3pF + 0pF \right) \cdot (93.6V + 101.4V)^2 \cdot 100kHz = 5.7mW \end{array}$ 

#### **Design guide - ICE5ARxxxxBZS**



## Fifth-generation fixed-frequency FLYCAL design example

$$\begin{split} P_{condMinAC} &= I_{PRMS}^{2} \cdot R_{DSON} \\ P_{MOSMinAC} &= P_{SONMinAC} + P_{condMinAC} \\ P_{SONMaxAC} &= \frac{1}{2} \cdot \left( C_{o(er)} + C_{DS} \right) \cdot \left( V_{DCMaxPk} + V_{RPost} \right)^{2} \cdot f_{S} \end{split} \tag{Eq 113} \quad P_{condMinAC} &= \left( 0.35A \right)^{2} \cdot 8.69\Omega = 1.087W \\ P_{MOSMinAC} &= 5.7 mW + 1.087W = 1.093W \\ P_{SONMaxAC} &= \frac{1}{2} \cdot \left( 3pF + 0pF \right) \cdot \left( 466.7V + 101.4V \right)^{2} \cdot 100kHz = 48.4 mW \\ P_{condMaxAC} &= \frac{1}{3} \cdot R_{DSON} \cdot I_{PMax}^{2} \cdot \left( \frac{L_{p} \cdot I_{PMax} \cdot f_{S}}{V_{DCMaxPk}} \right) \end{aligned} \tag{Eq 116} \quad P_{condMaxAC} &= \frac{1}{3} \cdot 8.69\Omega \cdot \left( 0.86A \right)^{2} \cdot \left( \frac{557 \, \mu H \cdot 0.86A \cdot 100kHz}{466.7V} \right) = 0.22W \end{split}$$

$$P_{MOSMaxAC} = P_{SONMaxAC} + P_{condMaxAC}$$
 (Eq 117)  $P_{MOSMaxAC} = 48.4mW + 0.22W = 0.27W$ 

Controller loss:

Controller current consumption 
$$I_{VCC\_Normal}$$
 0.9 mA  $P_{Ctrl} = V_{VCCCal} \cdot I_{VCC\_Normal}$  (Eq 118)  $P_{Ctrl} = 13.7V \cdot 0.9 mA = 12.3 mW$ 

Total power loss:

$$P_{losses} = P_{DIN} + P_{Cu} + P_{Diodel} + P_{Diodel} + P_{Clamper} \\ + P_{CS} + P_{MOS} + P_{Ctrl}$$
 (Eq 119) 
$$P_{losses} = 0.8 + 0.27 + 1.14 + 0.18 + 0.91 \\ + 0.12 + 1.1 + 0.01 = 4.53W$$

Efficiency after losses:

$$\eta_{Post} = P_{OutMax} / (P_{OutMax} + P_{losses})$$
(Eq 120)  $\eta_{Post} = 17W / (17W + 4.53W) = 78.97\%$ 

## 8.12 CoolSET™/MOSFET temperature

CoolSET™/MOSFET temperature:

Select voltage divider RO3

| Assumed junction-to-ambient thermal impedance (include copper pour) | $R_{thJA\_As}$ | 65 K/W                                               |
|---------------------------------------------------------------------|----------------|------------------------------------------------------|
| $\Delta T = R_{thJA\_As} \cdot P_{MOS}$                             | (Eq 121)       | $\Delta T = 65  K / W \cdot 1.093 W = 71 ^{\circ} K$ |
| $T_{j\mathrm{max}} = \Delta T + T_{a\mathrm{max}}$                  | (Eq 122)       | $T_{j\text{max}} = 71 + 50 = 121^{\circ}C$           |

## 8.13 Output regulation (non-isolated)

Setting resistor dividers for two non-isolated outputs:

| Error amplifier reference voltage                                                                                  | $V_{ERR\_REF}$ | 1.8 V                                                                                               |
|--------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------|
| Weighted regulation factor of V <sub>Out1</sub>                                                                    | $W_1$          | 31 percent                                                                                          |
| Select voltage divider RO1                                                                                         | $R_{01}$       | 39 kΩ                                                                                               |
| $R_{O2Cal} = \frac{V_{Out1} - V_{ERR\_REF}}{W_1 \cdot V_{ERR\_REF} / R_{O1}}$                                      | (Eq 123)       | $R_{O2Cal} = \frac{15V - 1.8V}{31\% \cdot 1.8V/39k\Omega} = 922k\Omega$                             |
| Select voltage divider RO2                                                                                         | $R_{02}$       | 910 kΩ                                                                                              |
| $R_{O3Cal} = \frac{V_{Out2} - V_{ERR\_REF}}{\frac{V_{ERR\_REF}}{R_{O1}} - \frac{V_{Out1} - V_{ERR\_REF}}{R_{O2}}}$ | (Eq 124)       | $R_{O3Cal} = \frac{5V - 1.8V}{\frac{1.8V}{39k\Omega} - \frac{15V - 1.8V}{910k\Omega}} = 101k\Omega$ |

 $R_{03}$ 

 $100 \, k\Omega$ 

Design guide - ICE5ARxxxxBZS

#### References



# 9 References

- [1] ICE5ARxxxxBZS datasheet, Infineon Techonologies AG
- [2] ER\_201708\_PL83\_017 14 W 15 V 5 V SMPS demo board with ICE5AR4780BZS
- $[3] In fine on Calculation Tool\_Fixed\_Frequency\_Cool SET\_ICE5 ARxxxxBZS\_Generation 5-DT-v01\_00-EN$

Design guide - ICE5ARxxxxBZS





# **Revision history**

| Document version | Date of release | Description of changes                                                      |
|------------------|-----------------|-----------------------------------------------------------------------------|
| V 1.1            | 24 Jul 2019     | Page 20, section 4.7.4  Addition of statement when CS pin is shorted to GND |
| V 1.0            | 16 Jan 2018     | First release                                                               |
|                  |                 |                                                                             |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2019-07-24
Published by
Infineon Technologies AG
81726 Munich, Germany

© 2022 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

Document reference DG\_1801\_PL83\_1802\_071129

#### IMPORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.