

# XDP™ Digital Power

**Design Guide** 

**Revision 1.1** 

### **About this document**

### **Scope and purpose**

This document is a step-by-step guide for designing high-performance dual-stage digital PFC+Flyback AC-DC converter using the XDPL8221 controller for LED lighting applications. The document also describes parameter handling for Infineon typical use cases using the Infineon .dp Vision tool for the Infineon XDPL8221.

### Intended audience

This document is intended for anyone wishing to design high-performance dual-stage digital PFC+Flyback AC/DC-DC converter for LED lighting based on the digital controller XDPL8221.

### **Table of contents**

| Abou <sup>,</sup> | ıt this document                                                     | 1  |
|-------------------|----------------------------------------------------------------------|----|
| Table             | e of contents                                                        | 1  |
| 1                 | Introduction                                                         | 3  |
| 1.1               | Product highlights                                                   |    |
| 1.2               | Design features                                                      |    |
| 1.3               | Target applications                                                  | 3  |
| 1.4               | Pin configuration and description                                    | 4  |
| 2                 | Hardware design                                                      | 6  |
| 2.1               | System specification of a 100 W driver for LED lighting applications | 6  |
| 2.2               | Schematic                                                            | 7  |
| 2.3               | Bridge rectifier                                                     | 8  |
| 2.4               | Design PFC boost converter                                           | 8  |
| 2.4.1             | Main PFC boost inductor                                              | 8  |
| 2.4.2             | PFC Boost diode                                                      | 11 |
| 2.4.3             | PFC Power MOSFET                                                     | 12 |
| 2.4.4             | PFC MOSFET Gate driver                                               | 13 |
| 2.4.5             | 8                                                                    |    |
| 2.4.6             | PFC Output voltage sense                                             | 16 |
| 2.4.7             | PFC Output capacitor                                                 | 18 |
| 2.4.8             | PFC Multi-mode control                                               | 18 |
| 2.4.9             | PFC Start-up and steady state control                                | 20 |
| 2.4.10            | · · · · · · · · · · · · · · · · · · ·                                |    |
| 2.4.11            | 1 PFC Protection features                                            | 23 |
| 2.4.11            |                                                                      |    |
| 2.4.11            | 1.2 Input voltage protection                                         | 25 |
| 2.4.11            | 1.3 Over-current protection                                          | 25 |
|                   |                                                                      |    |

# XDP™ Digital Power



# Introduction

| 2.4.11.4  | Soft-start failure                         | 26 |
|-----------|--------------------------------------------|----|
| 2.4.11.5  | CCM protection                             | 26 |
| 2.5       | Design the flyback converter               | 26 |
| 2.5.1     | Design the flyback transformer             | 27 |
| 2.5.1.1   | Transformer turns ratio                    | 27 |
| 2.5.1.2   | Primary magnetizing inductance             | 28 |
| 2.5.1.3   | Flyback transformer winding turns          | 30 |
| 2.5.2     | Flyback primary power MOSFET               | 33 |
| 2.5.3     | Flyback MOSFET gate driver                 | 34 |
| 2.5.4     | Flyback primary snubber                    | 34 |
| 2.5.5     | Flyback secondary rectifier diode          | 36 |
| 2.5.6     | Flyback secondary snubber                  | 37 |
| 2.5.7     | Flyback secondary output capacitor         | 37 |
| 2.5.8     | Flyback zero-crossing detection divider    | 38 |
| 2.5.9     | Flyback current sense resistor             | 39 |
| 2.5.10    | Flyback operating window                   | 40 |
| 2.5.11    | Flyback multi-mode control                 | 42 |
| 2.5.12    | Flyback start-up control                   | 43 |
| 2.5.13    | Flyback protection features                | 45 |
| 2.5.13.1  | Flyback primary over-current protection    | 45 |
| 2.5.13.2  | Flyback output under-voltage protection    | 46 |
| 2.5.13.3  | Flyback output over-voltage protection     | 46 |
| 2.5.13.4  | Flyback output over-current protection     | 47 |
| 2.5.13.5  | Flyback output over-power protection       |    |
| 2.5.13.6  | Flyback CCM protection                     |    |
| 2.5.13.7  | Soft-start failure                         | 48 |
| 2.5.13.8  | Other flyback protections                  |    |
| 2.6       | Design the power supply for XDPL8221       | 48 |
| 2.7       | Design the bleeder                         |    |
| 2.8       | Design the adaptive temperature protection |    |
| 2.9       | Design the dimming interface               |    |
| 2.10      | UART Interface                             |    |
| 2.11      | PCB Layout guidelines                      |    |
| 2.11.1    | Star connection of grounding               |    |
| 2.11.2    | Filtering capacitors of XDPL8221           |    |
| 2.11.3    | PFC Voltage sense circuit                  |    |
| 2.11.4    | Minimum current loop                       |    |
| 2.11.5    | Other layout considerations                | 57 |
| 3 Con     | nfiguration setup and procedures           | 58 |
| 3.1       | Design parameters                          | 58 |
| 3.2       | XDPL8221 Configuration                     | 58 |
| Reference | es                                         | 59 |
|           | • • •                                      |    |

## XDP™ Digital Power

Introduction



#### Introduction 1

The digital controller IC XDPL8221 belongs to the Infineon XDP™ digital power family. It provides an independent PFC boost and Flyback dual stage control to achieve an output which combines a constant voltage (CV), constant current (CC) and limited Power (LP) for LED luminaires. The IC is available in a PG-DSO-16 package and supports many features with only a minimum requirement of external components. The digital engine of the IC offers the possibility to configure operational parameters and protection modes. This eases the design phase and allows a high product variety with a reduced number of hardware variants. Accurate primary side output voltage and current control eliminates a secondary side feedback loop.

This design guide provides detailed information how to calculate the major power stage component values, as well as the setting of parameters for general functions and protection features. Useful tips on PCB layout are included to help the developers to optimize their PCB design. Finally, the installation and usage of a Graphical User Interface – .dp Vision is described to guide the customer to set parameters for the digital IC. The numeric values below are shown for the 100W reference board with universal input voltage.

#### 1.1 **Product highlights**

- UART Command Interface enables real-time communication for smart control applications.
- Flicker-free dimming by analog reduction of output driving current down to 1%
- Primary side regulated (PSR) constant voltage (CV), constant current (CC), limited power (LP) output.
- High current accuracy output of typical +/- 2% across universal AC/DC input voltage range (90 Vrms to 305 Vrms) with extended output voltage range from 16 VDC to 48 VDC.
- Multi-mode flyback stage control (QRM+DCM+ABM) ensures high power efficiency over the entire load range and low dimming output down to 1% of the full current.
- High power factor (PF > 0.9) and low input current total harmonic distortion (iTHD < 15%) for AC and DC input up to 300 V (RMS) and load down to 30%.
- Integrated 600 V startup cell ensures fast time to light and low power consumption.
- Adapted external temperature protection.

#### 1.2 **Design features**

- Universal AC input (120 V to 277 VAC +/- 10%) or DC input (120 V to 430 VDC +/-10%)
- Extended output voltage range from 16 V to 48 VDC
- Recommended power range from 25 W to 150 W

#### **Target applications** 1.3

**Driver for LED luminaires** 

# XDP™ Digital Power

# Introduction





Figure 1 XDPL8221 Typical application schematic

# 1.4 Pin configuration and description

Pin assignments and basic pin description information are shown below.



Figure 2 Pinning of XDPL8221

Table 1 Pin definitions and functions

| · ubic ± |     |      |                                                                                                    |
|----------|-----|------|----------------------------------------------------------------------------------------------------|
| Name     | Pin | Туре | Function                                                                                           |
| GDFB     | 1   | 0    | Flyback Gate Drive Output                                                                          |
|          |     |      | Output for directly driving a power MOSFET of the Flyback converter via a resistor.                |
| CSFB     | 2   | I    | Flyback Current Sense Input                                                                        |
|          |     |      | Connected to an external shunt resistor and the source of a power MOSFET of the Flyback converter. |
| VCC      | 3   | I    | Positive Power Supply                                                                              |





# Introduction

|       |    |     | IC power supply                                                                                                                                                                                                                  |
|-------|----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND   | 4  | _   | Ground                                                                                                                                                                                                                           |
|       |    |     | IC Ground                                                                                                                                                                                                                        |
| ZCD   | 5  | I   | Flyback Zero-crossing Detection                                                                                                                                                                                                  |
|       |    |     | Connected to the Flyback auxiliary winding via a resistive divider for zero-crossing detection as well as primary side output voltage sensing for output regulation and backup bus voltage sensing for safety.                   |
| VS    | 6  | I   | PFC Voltage Sense                                                                                                                                                                                                                |
|       |    |     | Connected to DC bus via a resistive divider for the PFC boost converter output voltage sensing.                                                                                                                                  |
| N.U.  | 7  | -   | Not Used, to be connected to GND externally                                                                                                                                                                                      |
| HV    | 8  | I   | High Voltage Input                                                                                                                                                                                                               |
|       |    |     | Connected to the AC mains via external rectifier diode and resistor. An internal 600V HV startup-cell is used to charge VCC initially. In addition, sampled high-voltage sensing is also used for AC/DC detection and brown-out. |
| PWM   | 9  | I   | PWM Dimming                                                                                                                                                                                                                      |
|       |    |     | The PWM pin is used as a dimming input.                                                                                                                                                                                          |
| TEMP  | 10 | I   | External Temperature Sensor                                                                                                                                                                                                      |
|       |    |     | Connected to an external NTC resistor to sense the environment temperature.                                                                                                                                                      |
| CSPFC | 11 | I   | PFC Current Sensing                                                                                                                                                                                                              |
|       |    |     | Connected to an external shunt resistor and the source of a power MOSFET of the PFC boost converter. Additionally, it is connected to the PFC aux winding for zero-crossing detection.                                           |
| N.U.  | 12 | I/O | Not Used, to be connected to GND externally                                                                                                                                                                                      |
| GDPFC | 13 | 0   | PFC Gate Drive Output                                                                                                                                                                                                            |
|       |    |     | Output for directly driving a power MOSFET of the PFC boost converter via a resistor.                                                                                                                                            |
| UART  | 14 | -   | Universal Asynchronous Receiver Transmitter (UART) Communication                                                                                                                                                                 |
|       |    |     | The UART pin is used for the UART interface to support parameterization.                                                                                                                                                         |
| N.C.  | 15 | -   | Not Connected. Externally to be connected to GND.                                                                                                                                                                                |
| N.C.  | 16 | -   | Not Connected. Externally to be connected to GND.                                                                                                                                                                                |

# XDP™ Digital Power

Hardware design



#### Hardware design 2

The hardware design part provides detailed calculation of power component values as well as the setting of parameters of general functions and protection features for both PFC boost and Flyback converters. Useful tips on PCB layout are included to help the customers optimize their PCB design.

The design example used in this hardware design part is a 100 W Constant Current mode driver reference design for direct driving of LED lighting applications. The customer can easily apply their own target specifications according this example and obtain the design parameters by themselves.

#### System specification of a 100 W driver for LED lighting applications 2.1

The system specification of a 100W driver reference design for LED lighting applications is given as following:

Table 2

| Parameter                                   | Symbol                   | Target value | Unit            |
|---------------------------------------------|--------------------------|--------------|-----------------|
| Input characteristic                        |                          | ·            | ·               |
| Nominal input AC voltage (RMS)              | V <sub>in_AC</sub>       | 120 to 300   | V <sub>AC</sub> |
| Nominal input DC voltage                    | $V_{in\_DC}$             | 120 to 300   | $V_{DC}$        |
| Nominal output DC voltage                   | V <sub>OUT</sub>         | 16 to 48     | $V_{DC}$        |
| Nominal output DC current                   | I <sub>OUT</sub>         | 550 to 2500  | mA              |
| Nominal output power                        | Po                       | 100          | W               |
| Power Factor                                | PF                       | > 0.9        |                 |
| THD                                         | iTHD                     | < 15         | %               |
| Power Efficiency                            | η                        | < 89         | %               |
| PFC stage                                   |                          | ·            | •               |
| PFC MOSFET Maximum drain-source voltage     | $V_{DS\_PFC}$            | 600          | V               |
| Maximum PFC stage output power              | P <sub>O_PFC</sub>       | 110          | W               |
| Minimum PFC switching frequency             | $f_{\text{sw,min\_PFC}}$ | 22           | kHz             |
| Maximum PFC switching frequency             | $f_{sw,max\_PFC}$        | 80           | kHz             |
| Flyback stage                               |                          | ·            | •               |
| Nominal Input voltage                       | $V_{DC}$                 | 460          | $V_{DC}$        |
| Maximum output power                        | Po                       | 100          | W               |
| Nominal output overvoltage threshold        | V <sub>OUT,OV</sub>      | 53           | V               |
| Flyback MOSFET maximum drain-source voltage | $V_{DS\_FB}$             | 800          | V               |
| Minimum switching frequency                 | $f_{sw,min}$             | 16           | kHz             |

Hardware design



# 2.2 Schematic



Figure 3 XDPL8221 100 W driver schematic

### XDP™ Digital Power

Hardware design



#### 2.3 **Bridge rectifier**

The bridge rectifier usually has the highest semiconductor power loss in the PFC boost converter. Using a higher rated current bridge rectifier can reduce the forward voltage drop, which reduces the total power dissipation at a small incremental cost. The total power loss is calculated using the average input current flowing through two of the bridge rectifying diodes if the forward voltage is assumed as 1 V:

$$P_{loss\_BR} = I_{BR\_avg} * 2 * V_{F\_BR} = \frac{2\sqrt{2}}{\pi} * \frac{P_{O\_PFC\_max}}{V_{in\_rms\_min} * \eta_{PFC}} * 2 * V_{F\_BR} = 2.71W$$

With the value of power loss, an appropriate bridge rectifier based on its thermal characteristics should be selected.

#### **Design PFC boost converter** 2.4

Power Factor Correction (PFC) shapes the input current of the power supply to be in synchronization with the mains voltage, in order to maximize the real power drawn from the mains. In a perfect PFC circuit, the input current follows the input voltage as a pure resistor, without any input current harmonics. In the 100 W driver reference design, PFC is implemented as a boost converter which works in the Quasi-Resonant Mode (QRM) with constant on-time control. The converter provides the following flyback stage a constant high DC voltage as input which ensures flicker-free light output. This chapter describes the methodology for designing the QRM PFC Boost converter based on XDPL8221; including PFC boost inductor design, equations for power losses estimation, selection guide for power semiconductor devices and passive components.

#### **Main PFC boost inductor** 2.4.1

As the key magnetic component of the PFC boost converter, the boost inductor has the main function of energy storage. Its inductance is given as the following formula:

$$L_{PFC} = \frac{V_{in\_pk}^{2} * (V_{bus} - V_{in\_pk}) * \eta_{PFC}}{4 * V_{bus} * P_{O\_PFC} * f_{PFC}}$$

Where

- L<sub>PFC</sub> -- Inductance of the PFC boost inductor
- V<sub>in\_pk</sub> -- Peak value of the input AC mains
- V<sub>bus</sub> -- Bus voltage as the PFC output
- $\eta_{PFC}$  -- Estimated power efficiency of the PFC boost converter
- Po PFC -- Output Power of the PFC boost converter
- f<sub>PFC</sub> -- Operation switching frequency of the PFC boost inductor

In the 100 W driver reference design, the output of the PFC boost converter is chosen as 460 V so that a high power factor is still guaranteed at the maximum AC/DC input. The minimum switching frequency limited at 22 kHz to avoid audible noise is controlled by XPDL8221 through "maximum switching period time-out" approach, which starts the next switching cycle when 45 µs of maximum switching period is reached. The detailed variables values are given in the following table:

### XDP™ Digital Power

# Hardware design



#### Table 3 PFC design specification

| Parameter                                                                 | Symbol                  | Value | Unit |
|---------------------------------------------------------------------------|-------------------------|-------|------|
| AC/DC input under voltage threshold                                       | $V_{\text{UV\_rms}}$    | 76    | V    |
| AC/DC input overvoltage threshold                                         | $V_{OV\_rms}$           | 320   | V    |
| Maximum PFC boost converter output power                                  | P <sub>O_PFC_max</sub>  | 110   | W    |
| Maximum PFC On time                                                       | t <sub>on,max_PFC</sub> | 32    | μs   |
| Minimum PFC On time                                                       | t <sub>on,min_PFC</sub> | 200   | ns   |
| Minimum switching frequency                                               | $f_{sw,min\_PFC}$       | 22    | kHz  |
| Estimated PFC boost converter power efficiency @ maximum AC input voltage | $\eta_{	ext{PFC}}$      | ≤ 96  | %    |
| Nominal PFC boost converter output voltage                                | V <sub>bus</sub>        | 460   | V    |
| Power Factor                                                              | PF                      | > 0.9 | -    |

The maximum possible inductance should be calculated at both lowest (input under voltage threshold) and highest possible input voltage (input overvoltage threshold) with full load and minimum switching frequency.

At 76 VAC input:

$$L_{PFC\_76} = \frac{\left(76 * \sqrt{2}\right)^2 * \left(460 - 76 * \sqrt{2}\right) * 0.96}{4 * 460 * 110 * 22 * 10^3} \approx 0.88 \ mH$$

At 320 VAC input:

$$L_{PFC_{-320}} = \frac{\left(320 * \sqrt{2}\right)^{2} * \left(460 - 320 * \sqrt{2}\right) * 0.96}{4 * 460 * 110 * 22 * 10^{3}} \approx 1.15 \ mH$$

The suitable inductance must be less than the smaller one of both.

$$L_{PFC} < min \left(L_{PFC_{76}}, L_{PFC_{320}}\right)$$

Other considerations regarding PFC choke inductance:

- The selected PFC inductance must be small enough to cover the maximum output power at the minimum input (e.g. to cover the brown-in/out feature).
- Bigger PFC inductance has the advantage at light load in comparison to smaller inductance due to longer on time. This ensures smaller minimum output power in DCM when the LED load is small (e.g. 1% dimming) and avoids unwanted bus voltage ripples due to the limited minimum on time of the IC controller.
- For the maximum output power, bigger PFC inductance has longer on time and lower switching frequency. It must be guaranteed that these two parameters are still within the limit of XDPL8221.
- Bigger PFC inductance leads to bigger choke size and more winding turns which cause more winding loss. In contrast, smaller inductance has smaller size and less winding turns but higher frequency which could lead to more switching loss.

In the reference design, L<sub>PFC</sub> =0.6 mH is chosen to avoid magnetic saturation in all worst cases like start-up and load transient. After the PFC choke inductance is fixed, the choke relevant parameters can be calculated as following with the assumption of the boundary concudtion mode operation:

Maximum input current (RMS) happens at minimum AC input and maximum output power:

$$I_{in\_rms\_max} = \frac{P_{O\_PFC\_max}}{V_{UV\_rms} * \eta_{PFC}} = 1.5 A$$

# XDP™ Digital Power



### Hardware design

Maximum input peak current:

$$I_{in \ nk \ max} = \sqrt{2} * I_{in \ rms \ max} = 2.12 A$$

Maximum inductor peak current:

$$I_{L,pk\ PFC\ max} = 2 * I_{in\ pk\ max} = 4.24 A$$



Figure 4 Boost inductor current waveform in a switching cycle

According to the **Figure 4** above, other important parameters of the PFC boost converter can be calculated as following if the QRM1 operation is assumed:

Maximum on-time:

$$t_{on\_max} = \frac{L_{PFC} * I_{L,pk\_PFC\_max}}{\sqrt{2} * V_{UV\ rms}} = 23 \ \mu s$$

If  $T_{osc} = 1.5$  us is assumed, off time at minimum AC input and maximum output power:

$$t_{off} = \frac{L_{PFC}*I_{L,pk\_PFC\_max}}{V_{bus} - \sqrt{2}*V_{UV\_rms}} + 0.5*T_{osc} = 7.97~\mu s$$

the lowest frequency for maximum output power of PFC converter in QRM:

$$f_{PFC\_min} = \frac{1}{t_{on\_max} + t_{off}} = 32.3 \; kHz$$

Maximum current (RMS) through the PFC inductor during on-time:

$$I_{L,PFC\_on\_rms\_max} = I_{L,pk\_PFC\_max} * \sqrt{\frac{1}{3} * t_{on\_max} * f_{PFC\_min}} = 2.11A$$

Maximum current (RMS) through the PFC inductor during off-time:

$$I_{L,PFC\_off\_rms\_max} = I_{L,pk\_PFC\_max} * \sqrt{\frac{1}{3} * t_{off} * f_{PFC\_min}} = 1.24A$$

Thus the maximum PFC inductor current (RMS):

$$I_{L\_rms\_max} = \sqrt{I_{L,PFC\_on\_rms\_max}^2 + I_{L,PFC\_off\_rms\_max}^2} = 2.45 A$$

# XDP™ Digital Power

### Hardware design

To realize the zero crossing detection of the inductor current for the quasi-resistant mode switching, an additional auxiliary winding is introduced in the PFC inductor. It is recommended to keep the maximum voltage across the auxiliary winding below 50V which is proportional to the maximum voltage drop across the PFC inductor main winding. This must comply with the maximum voltage rating of the components which are connected to the auxiliary winding. In the 100 W reference design, a turns-ratio of 10:1 is used.

The important parameters of the PFC boost inductor are summarized in the following **Table 4**:

Table 4 PFC boost inductor design parameters

| PFC Boost converter                         |                           |       |      |  |
|---------------------------------------------|---------------------------|-------|------|--|
| Parameter                                   | Symbol                    | Value | Unit |  |
| Main Inductance of the PFC boost inductor   | L <sub>PFC</sub>          | 600   | μН   |  |
| Minimum switching frequency in QRM          | f <sub>PFC_min</sub>      | 32.3  | kHz  |  |
| Maximum inductor peak current               | I <sub>L,pk_PFC_max</sub> | 4.24  | А    |  |
| Maximum input current (RMS)                 | I <sub>in_rms_max</sub>   | 1.5   | А    |  |
| Maximum input peak current                  | I <sub>in_pk_max</sub>    | 2.12  | А    |  |
| Maximum inductor current (RMS)              | I <sub>L_rms_max</sub>    | 2.45  | А    |  |
| Maximum on-time                             | t <sub>on_max</sub>       | 23    | μs   |  |
| Turns-ratio of primary to auxiliary winding | $N_{p\_PFC}/N_{a\_PFC}$   | 10:1  | -    |  |

Based on the calculated specifications above, the inductor can be constructed according to different design requirements like size, power efficiency and temperature etc. by selecting different bobbin and core. In order to avoid core saturation and achieve an optimized core loss, the flux density B<sub>max</sub> is recommended not to exceed 0.3.

In the Infineon 100 W driver reference design, the PFC boost inductor is constructed by the Würth Electronic under part no. **750343236** as a design example. The specification sheet is given as following in **Table 5**:

Table 5 Parameters of Würth inductor 750343252

| Parameter                                   | Value         | Unit |
|---------------------------------------------|---------------|------|
| Inductance                                  | 600           | μΗ   |
| Bobbin                                      | ETD34         | -    |
| Core material                               | TP4A or DMR44 | -    |
| Turns-ratio of primary to auxiliary winding | 10:1          | -    |
| DC resistance primary winding               | 0.13          | Ω    |
| DC resistance auxiliary winding             | 0.033         | Ω    |
| Saturation current                          | 4.3           | А    |

The maximum main inductor copper loss can be calculated based on the specification above as:

$$P_{loss\ L\ PFC} = I_{L\ rms\ max}^2 * R_{DC\ L\ PFC} = 0.76 \text{ W}$$

#### **PFC Boost diode** 2.4.2

The selection of the boost diode is a major decision in the PFC boost converter design and it is related to the converter efficiency. Following considerations should be taken into account:

### XDP™ Digital Power

# infineon

### Hardware design

Reverser break down voltage

It must be chosen higher than the bus voltage with at least 20% margin:

$$V_{RRM\ D\ PFC} < 1.2 * V_{bus\ OVP1} = 582\ V$$

A 600V diode is suitable here in the 100W reference design.

• Average rectified forward current

It must be higher than the maximum average PFC diode current calculated as following:

$$I_{D\_PFC\_avg\_max} = \frac{\sqrt{3}}{2} * I_{L,PFC\_off\_rms\_max} = 1.07 A$$

Using a diode with high current capability will benefit the power efficiency.

Forward voltage

It is directly related to the power efficiency. So the forward voltage should be chosen as small as possible.

• Reverse recovery time

As the PFC boost converter is controlled by XDPL8221 in the QRM+DCM mode, the PFC boost diode current goes back to zero while the PFC MOSFET turns on. So there is no current commutation between PFC diode and MOSFET and thus no switching loss by reverse recovery. It is not necessary to choose an ultra-fast diode.

Power loss

The only power loss which should be considered is conduction loss. With a forward voltage of 0.5V assumed, the diode conduction loss can be calculated as following:

$$P_{loss\ D\ PFC} = I_{D\ PFC\ avg\ max} * V_{F\ D\ PFC} = 0.535 \text{ W}$$

Thermal characteristic

With the thermal resistance of the diode  $R_{D\_PFC\_TH\_JA}$  and ambient temperature  $T_A$ , the PFC diode temperature without heat sink is calculated as:

$$T_{D PFC} = P_{loss D PFC} * R_{D PFC TH IA} + T_{A}$$

The important parameters for the boost diode which used in the 100 W driver reference design are summarized in the following **Table 6**:

Table 6 Boost Diode Design Parameters

| Parameter                         | Symbol                     | Value | Unit |
|-----------------------------------|----------------------------|-------|------|
| Maximum reverse voltage           | $V_{RRM\_D\_PFC}$          | 600   | V    |
| Average rectified forward current | I <sub>D_PFC_avg</sub>     | 4     | А    |
| Maximum PFC diode RMS current     | I <sub>D_PFC_rms_max</sub> | 1.24  | A    |
| Forward voltage                   | $V_{F\_D\_PFC}$            | 0.5   | V    |

### 2.4.3 PFC Power MOSFET

The selection of the PFC power MOSFET is based mainly on the consideration of the break down voltage and power dissipation. According to the operating bus voltage, a 600 V MOSFET is suitable. In the QRM+DCM mode PFC boost converter, the overall MOSFET losses comprise:

Conduction loss

### XDP™ Digital Power



### Hardware design

These losses are frequency independent and do not scale significantly with frequency. It is calculated as following:

$$P_{con\ loss\ MOS\ PFC} = I_{L.PFC\ on\ rms\ max}^2 * R_{DS(ON)}$$

### Turn-on transition loss

As the converter works in the QRM+DCM mode, the turn-on transition loss caused by the magnetizing current can be ignored because the current rises from zero when a switching cycle starts. But to discharge the parasitic capacitors like Coss and Ccan through the MOSFET channel can cause significant turn-on transition loss. These losses occur every switching cycle and are thus frequency dependent.

• E<sub>oss</sub> and  $^{1}/_{2} \cdot C_{can} \cdot V^{2}$  loss

As mentioned above, the energy stored in C<sub>can</sub> and C<sub>oss</sub> at the time of turn-on must be dissipated in the MOSFET channel and current sense resistor during the turn-on transition. The energy stored in any capacitor is fundamentally a function of the square of the voltage across it, and thus the  $E_{oss}$  and  $\frac{1}{2} \cdot C_{can} \cdot V^2$  losses can be very significant during high line conditions. These losses occur every switching cycle and are thus frequency dependent. To simplify the calculation, we assumed that the switching loss is approximately the half of the conduction loss:

$$P_{sw\_loss\_MOS\_PFC} = \frac{1}{2} * P_{con\_loss\_MOS\_PFC}$$

### Gate driver loss

These losses also scale linearly with frequency, but are generally a quite small contribution to the overall losses (at switching frequencies of below hundred kilohertz) and depend almost exclusively on the MOSFET Qg (total gate-charge). The gate-driver power is typically dissipated in the external gate resistor and gate-driver itself and thus does not need to be considered in the thermal calculation of MOSFET.

In the 100 W driver reference design, the 600V Infineon MOSFET IPA60R190C6 of C6 family is used. With the R<sub>DS(ON)</sub> of 190 m $\Omega$ , the total loss of the MOSFET is calculated as below:

$$P_{loss\_MOS\_PFC} = P_{sw\_loss\_MOS\_PFC} + P_{con\_loss\_MOS\_PFC} = 1.5 * P_{con\_loss\_MOS\_PFC} = 0.63 W$$

The important parameters for PFC MOSFET are summarized in the following Table 7:

Table 7 **PFC MOSFET Design parameters** 

| Parameter                  | Symbol                        | Value | Unit |  |
|----------------------------|-------------------------------|-------|------|--|
| Break down voltage         | V <sub>BR_DSS_PFC</sub>       | 650   | V    |  |
| MOSFET on-resistance       | R <sub>DS(ON)</sub>           | 190   | mΩ   |  |
| PFC MOSFET conduction loss | P <sub>loss_MOS_PFC_con</sub> | 0.42  | W    |  |
| PFC MOSFET switching loss  | P <sub>loss_MOS_PFC_sw</sub>  | 0.21  | W    |  |
| PFC MOSFET total loss      | P <sub>loss_MOS_PFC</sub>     | 0.63  | W    |  |

#### **PFC MOSFET Gate driver** 2.4.4

The XDPL8221 PFC boost converter gate driver GDPFC offers following advanced features:

- Configurable charge current from 30 up to 118 mA for turn-on slope optimization with dpVision tool
- Configurable gate voltage from 4.5 to up to 15 V

### XDP™ Digital Power



### Hardware design



Configurable gate driver with gate voltage and charge current Figure 5

Due to the configurable gate charge current and voltage, the external gate resistor should not be selected too high. A gate resistor of 10  $\Omega$  should fit for most application cases. The soft turn on for improved EMI result is guaranteed by the configurable constant current gate charging. Following table shows the recommend range of the external gate resistor for a stable gate drive operation of different MOSFET:

Table 8 Recommended external gate resistor value

| Parameter                          | Symbol          | Value      |         | Unit |
|------------------------------------|-----------------|------------|---------|------|
| MOSFET Gate capacitance            | Cg              | 1.0 to 2.0 |         | nF   |
| MOSFET gate source current         | I <sub>gs</sub> | 100        |         | mA   |
| MOSFET gate source resistance      | $R_{gs}$        | 10         | 100     | kΩ   |
| Recommended external gate resistor | R <sub>g</sub>  | 5~20       | 15 ~ 25 | Ω    |

#### 2.4.5 PFC Current sense and zero-crossing detection

The pin CSPFC of the XDPL8221 is used for two different purposes in one switching cycle. During the on time of the PFC MOSFET, it is used as current sense pin. The current sense of the PFC boost converter is used to limit the turn on time of the PFC MOSFET by sensing the peak current flowing through the MOSFET in order to protect it and also the boost inductor from the over-power situation. When the MOSFET is turned off, the pin is used as ZCD pin. The zero-crossing detection catches the moment when the boost inductor current goes back to zero and the next switching cycle can be started so that the boost converter always works in the QRM or DCM mode with minimum switching loss.

As the Figure 6 shows below, when the PFC MOSFET turns on, the rectifier diode D<sub>1</sub> blocks the negative voltage drop across the PFC auxiliary winding so that the CSPFC pin is effectively connected only to the shunt resistor R<sub>CS\_PFC</sub> via the resistor R<sub>ZCD2\_PFC</sub> and thus only sees the peak current sense voltage signal. When the PFC MOSFET turns off, a positive voltage drop is forwarded by D<sub>1</sub>. The CSPFC pin is connected effectively to a resistor divider R<sub>ZCD1 PFC</sub> and R<sub>ZCD2 PFC</sub>. A zener diode and a capacitor are necessary to clamp the pin voltage not higher than 3.3 V. Another diode is required to decouple the current sensing signal from the clamping circuit.

### XDP™ Digital Power

Hardware design





Schematic of shared CS and ZCD functions at the CSPFC pin Figure 6

The ratio of the resistor divider R<sub>ZCD1\_PFC</sub> and R<sub>ZCD2\_PFC</sub> decides the amplitude of the oscillation at the CSPFC pin. So that the comparator for the zero crossing detection works correctly, the amplitude of the oscillation at the CSPFC pin must be higher than the 1.53 V as shown in the Figure 7. The ratio of the divider must be designed theoretically as following:

$$(V_{bus} - V_{in\_pk\_max}) * \frac{N_{a\_PFC}}{N_{p\_PFC}} * \frac{R_{ZCD2\_PFC}}{R_{ZCD1\_PFC} + R_{ZCD2\_PFC}} > 1.5 * 1.54 V$$

Attention:

The bus voltage ripple and the parasitic resistance of the winding which leads to the damping of the amplitude should be also taken into account if necessary. Wrongly designed of the divider ratio will cause the losing of the PFC ZCD signal.



Hysteretic comparator threshold for zero crossing detection Figure 7

To design the PFC current sense shunt resistor, following condition must be complied:

### XDP™ Digital Power

# **(infineon**

Hardware design

$$I_{L,pk\ PFC\ max} * R_{CS_{PFC}} < V_{OCP1\ PFC\ max} = 1.214\ V$$

and

$$R_{CS\_PFC} < \frac{1.214V}{I_{L,pk\_PFC\_max}} = 0.28 \,\Omega$$

The value of the current sense resistor is chosen to 0.165  $\Omega$  with two resistors 0.33  $\Omega$  parallel connected. This splits the power dissipation and reduces the thermal stress. The maximum power loss of each shunt resistor is:

$$P_{loss\_shunt\_PFC\_max} = 0.5 * I_{L\_RMS\_max}^2 * R_{CS\_PFC} = 0.5 * 1.71A^2 * 0.33 = 0.48 W$$

This should be considered while selecting the proper shunt resistor type.

The important design parameters for bus voltage sensing are summarized in the following **Table 9**:

Table 9 PFC Current sense and ZCD design parameters

| Parameter                             | Symbol                | Value            | Unit |
|---------------------------------------|-----------------------|------------------|------|
| Upper resistor of the PFC ZCD divider | R <sub>ZCD1_PFC</sub> | 4.7              | kΩ   |
| Lower resistor of the PFC ZCD divider | R <sub>ZCD2_PFC</sub> | 33               | kΩ   |
| PFC OCP1 maximum operating range      | $V_{OCP1\_PFC\_max}$  | 1.214            | V    |
| PFC current sense resistor            | R <sub>CS_PFC</sub>   | 0.33//0.33=0.165 | Ω    |

# 2.4.6 PFC Output voltage sense

As shown in the **Figure 8** below, the bus voltage is measured at the VS pin of XDPL8221 through a resistor divider. This measurement is used as the input of the PFC output voltage regulator to generate the PWM control signal for PFC MOSFET and offers the protection functions for the PFC boost converter. It is strongly recommended to add a filter capacitor near the VS pin to filter the switching noise in order to get a precise and stable measurement result. The VS pin has a very low leakage current so the intolerance can be ignored.



Figure 8 Bus voltage measurement

Inside the XDPL8221, the VS pin is connected to an 8-Bit Analog-to-Digital Converter (ADC) which utilizes two voltage ranges for the bus voltage measurement results. This gives the advantage that on the one hand, the whole voltage range started from 0V is monitored. On the other hand the operating range is sensed with a high resolution so that the regulation accuracy is guaranteed.

As shown in the **Figure 9**, the wide voltage range from 0 to  $V_{REF}$  results in a low resolution. If the nominal operating bus voltage  $V_{bus} = 460 \text{ V}$  is assumed in the normal operation and mapped to  $V_{REF}$  by the resistor divider as recommended, then a 8-Bit ADC gives the range 0 ~ 460 V a resolution of

Wide Range Resolution = 
$$\frac{V_{bus}}{256} \approx 1.8 \text{ V/LSB}$$

# XDP™ Digital Power

### Hardware design

This range is used to monitor the start-up behavior or other failures.

The narrow voltage range from 5/6 V<sub>REF</sub> to 7/6 V<sub>REF</sub> gives a three times better resolution. If the nominal operating bus voltage  $V_{bus}$  = 460 V is assumed and mapped to  $V_{REF}$ , then a 8-Bit ADC gives the range from  $5/6*V_{bus}$  = 383 V to  $7/6* V_{bus} = 536 V$  a resolution of

Narrow Range Resolution = 
$$\frac{1}{3} * \frac{V_{bus}}{256} \approx 0.6 \text{ V/LSB}$$

So in the steady state operation, the high-resolution range is used to get an accurate bus voltage regulation.



Figure 9 Bus voltage sensing ranges

The calculation of the resistor divider is given as following if the  $V_{bus}$  = 460 V is mapped to  $V_{REF}$ :

$$\frac{R_{VS1\_PFC}}{R_{VS2\_PFC}} = \frac{V_{bus} - V_{REF}}{V_{REF}} = 188.46$$

To reduce the inaccuracy caused by the resistor divider, it is necessary to select the bus voltage sensing resistors with a tolerance of 1% or less. In the 100 W driver reference design, to reduce the voltage stress, the upper resistor  $R_{VS1\_PFC}$  consists of three resistors of each 3.32 M $\Omega$  and the lower resistor  $R_{VS1\_PFC}$  is selected as 52.3 k $\Omega$ .

Note:

As indicated in the XDPL8221 Datasheet, the Vcc pin voltage must be higher than 3.4 V before the voltage of VS exceeds 1.2 V. So it is recommended to select the divider with high impedance. This also helps to reduce the power consumption in the stand-by mode.

The criteria to switch between these two ranges are as following if the tolerance of the resistors can be ignored:

- The PFC boost converter always starts in the narrow (high resolution) range
- In the narrow (high resolution) range, if the bus voltage V<sub>bus</sub>< 406 V then it will be switched to wide range
- In the wide (low resolution) range, if the bus voltage V<sub>bus</sub> > 430 V, then it will be switched to the narrow range

Note:

In order to reduce the switching noise coupled in the Bus voltage sense signal, a filter capacitor of 1 nF is strongly recommended to be placed directly near the VS pin.

The important design parameters for bus voltage sensing are summarized in the following **Table 10**:

### XDP™ Digital Power

# Hardware design



Bus voltage sensing design parameters Table 10

| Parameter                                  | Symbol               | Value     | Unit  |
|--------------------------------------------|----------------------|-----------|-------|
| Nominal PFC boost converter output voltage | V <sub>bus</sub>     | 460       | V     |
| XDPL8221 internal ADC reference voltage    | $V_{REF}$            | 2.428     | V     |
| Bus voltage sensing divider upper resistor | R <sub>VS1_PFC</sub> | 3.32 x 3  | МΩ    |
| Bus voltage sensing divider lower resistor | R <sub>VS2_PFC</sub> | 52.3      | kΩ    |
| Bus voltage sensing filter capacitor       | C <sub>vs</sub>      | 1         | nF    |
| Narrow (High Resolution) range             | -                    | 383 ~ 536 | V     |
| Resolution of narrow range                 | -                    | 0.6       | V/LSB |
| Wide (Low Resolution) range                | -                    | 0 ~ 460   | V     |
| Resolution of wide range                   | -                    | 1.8       | V/LSB |

#### 2.4.7 **PFC Output capacitor**

The PFC bus capacitor can be calculated with the following formula if the ESR of the capacitor is small enough to be neglected and the peak to peak voltage ripple is selected as 20 V. Please note that the tolerance of 20% of the capacitance needs to be taken into account as well.

$$C_{bus} = \frac{I_{out\_PFC\_max}}{2 * \pi * f_{line\_min} * V_{bus\_ripple\_pp}} * 1.2 = 46 \,\mu F$$

With

$$I_{out\_PFC\_max} = \frac{P_{O\_PFC\_max}}{V_{bus}} = 0.24 A$$

Regarding the voltage rating with consideration of over-voltage protection threshold, a 500 V capacitor is necessary. But due to the price and size factors, it is reasonable to use two 250V rating capacitors in series. The ESR of the capacitor should be selected as small as possible and the allowed maximum ripple current should have enough margins. In the 100 W driver reference design, one 500 V capacitor of 47 µF with low ESR is selected. To symmetrize the voltage stress on the two in series connected capacitors, an in parallel connected high ohmics resistor divider is recommended, which will increase the stand by power consumption lightly nevertheless.

The important parameters for the bus capacitor selection are summarized in the following table:

Table 11 **Bus Capacitors Design Parameters** 

| Parameter                                  | Symbol                   | Value   | Unit |
|--------------------------------------------|--------------------------|---------|------|
| Nominal PFC boost converter output voltage | $V_{bus}$                | 460     | V    |
| Maximum PFC boost converter output power   | P <sub>out_PFC_max</sub> | 110     | W    |
| Bus voltage ripple (peak to peak)          | $V_{bus\_ripple\_pp}$    | 20      | V    |
| AC input line frequency                    | f <sub>line</sub>        | 45 ~ 66 | Hz   |
| PFC Bus capacitor                          | C <sub>bus</sub>         | 47      | μF   |

#### 2.4.8 PFC Multi-mode control

The PFC boost converter regulates the output bus voltage through the calculated constant on-time:

# **XDP™ Digital Power**

### Hardware design



$$t_{on\_PFC} = \frac{2 * P_{O\_PFC\_max} * L_{PFC}}{V_{in\ rms}^2 * \eta_{PFC}}$$

As shown from the formula above, when the inductance is fixed and the line input voltage is constant, the PFC on-time is only dependent on the converter output power. The output voltage is sensed and fed into the internal regulator for on-time calculation. With the calculated on-time and frequency law, a switching cycle is defined.

For PFC boost converter operating in the QRM (quasi resonant mode), the PFC MOSFET is turned on with constant on-time throughout the complete AC half cycle and the off-time is varying during the AC half cycle depending on the instantaneous input voltage applied. A new switching cycle starts after the inductor current reaches zero. It is ideal for full load operation, where the on-time is large. However, the on-time reduces at light load, resulting in very high switching frequency especially near the zero-crossings of the AC input. The high switching frequency increases the switching loss, resulting in poor efficiency at light load. Therefore the multi-mode control is implemented.

XDPL8221 uses QRM+DCM operation for PFC load regulation. At full load and heavy load, PFC is running with QRM1 for the best power efficiency. When the load decreases, XDPL8221 reduces the on time and switching frequency at the same time by adding an additional delay into each switching cycle through selecting further inductor current valleys to achieve QRM2 and up to maximum QRM5 (configurable) operation. **Figure 10** illustrates the QRM2 valley switching in multi-mode PFC control as an example. In case of light load e.g. deep dimming, DCM operation with fixed on time is applied to further reduce the power transfer: the adjustment of the switching period will regulate the load change and the switching frequency can be reduced.



Figure 10 PFC Boost multi-mode control with QRM2

The multi-mode control is defined in the frequency law, which consisting of a maximum switching frequency  $f_{sw\_PFC\_min}$  and a minimum switching frequency  $f_{sw\_PFC\_min}$  controls the valley selection (QRMn). In this way, the switching frequency is limited within the defined range and efficiency at light load can be improved. An illustration of the frequency law is shown in **Figure 11**:



Figure 11 Frequency law for operating mode

### XDP™ Digital Power



### Hardware design

The switching between QRM and DCM operation is described in the following Figure 12:

- PFC will enter DCM operation from QRM once the internal calculated on time is smaller than ton dcm PFC
- PFC will leave DCM operation back to QRM once the switching frequency is higher than f<sub>sw max dcm PFC</sub>



Figure 12 Mode switching between QRMn and DCM operation

The important design parameters for multi-mode control are summarized in the following table:

Table 12 **Input Voltage Sensing Design Parameters** 

| Parameter                                        | Symbol                      | Value | Unit |
|--------------------------------------------------|-----------------------------|-------|------|
| Maximum PFC boost converter switching frequency  | $f_{sw\_max\_PFC}$          | 80    | kHz  |
| Minimum PFC boost converter switching frequency  | $f_{sw\_min\_PFC}$          | 22    | kHz  |
| The minimum on time to enter the DCM operation   | t <sub>on_dcm_PFC</sub>     | 300   | ns   |
| The maximum frequency to leave the DCM operation | f <sub>sw_max_dcm_PFC</sub> | 150   | kHz  |
| Maximum allowed valley                           | $N_{valley\_max\_PFC}$      | 8     | -    |

#### 2.4.9 PFC Start-up and steady state control

After the AC or DC voltage is applied at the input, the bus voltage is charged by the bridge rectifier and PFC diode. The Vcc capacitors are charged by the high voltage start-up cell till the Vcc on threshold is reached and the XDPL8221 is active. After activation, XDPL8221 checks first if the bus voltage is higher than V<sub>bus\_start\_PFC</sub> (brown-in condition). The PFC boost converter begins with the soft-start phase one the condition is fulfilled. After the threshold V<sub>bus\_steady\_entry\_UV</sub> is reached within the time t<sub>start\_max\_PFC</sub>, the start-up phase is over and the controller will switch to the steady state operation till the operating bus voltage value V<sub>bus set</sub> is reached. Once the bus voltage is still lower than the threshold beyond the time, the PFC soft-start failure will be triggered. This is shown in the following **Figure 13**:

XDPL8221 PFC stage uses PIT1 (Proportional-Integral-T1) controller to control the bus voltage in start-up and steady state operation:

### XDP™ Digital Power



### Hardware design

- Term P is proportional to the bus voltage error (difference between current bus voltage value and the operating nominal bus voltage value)
- Term I accounts for past values of the bus voltage error and integrates them over time to produce the I-term.
- Term T1 is a low pass filter which eliminates the noise in the error signal.



Figure 13 **PFC Boost Converter Start-Up Control** 

The PIT1 controller parameters used for the start-up and steady state may be different because of different requirements of the control loop. In the start-up phase, the control loop reacts fast because a fast dynamic response is important in order to settle the bus voltage at the defined operation level as soon as possible so that the flyback stage can start quickly and take over the IC power supply. Furthermore, it also helps to reduce the time-to-light. On the contrary, a relative slow loop response in the steady state operation is desired for the stable bus voltage regulation. To reduce the PFC bus voltage ripple in the DCM operation, the controller gain can be configured, too. This eliminates the possible flicker in the deep dimming condition.

For all PIT1 controller gain parameters in XDPL8221: the higher the gain value is, the lower is the gain.

The important design parameters for PFC Boost Converter Start-up control are summarized in the table below:

Table 13 **PFC Start-up design parameters** 

| Parameter                                                     | Symbol                       | Value | Unit |
|---------------------------------------------------------------|------------------------------|-------|------|
| Voltage threshold to start PFC stage                          | $V_{bus\_start\_PFC}$        | 75    | V    |
| Voltage threshold for closed loop regulation                  | $V_{bus\_steady\_entry\_UV}$ | 448   | V    |
| Nominal PFC boost converter output voltage                    | V <sub>bus_set</sub>         | 460   | V    |
| Proportional gain of PIT1 regulator in the start-up phase     | SVP <sub>start_up</sub>      | 5     | -    |
| Integral gain of PIT1 regulator in the start-up phase         | SVI <sub>start_up</sub>      | 9     | -    |
| Proportional gain of PIT1 regulator in the steady state phase | SVP <sub>steady_state</sub>  | 4     | -    |
| Integral gain of PIT1 regulator in the steady state phase     | SVI <sub>steady_state</sub>  | 7     | -    |
| T1 filter gain in the steady state phase                      | SVT                          | 6     | -    |
| Proportional gain of PIT1 regulator in the DCM operation      | SVP <sub>dcm</sub>           | 1     | -    |
| Integral gain of PIT1 regulator in DCM operation              | SVI <sub>dcm</sub>           | 7     | -    |

### XDP™ Digital Power

Hardware design



# 2.4.10 Input voltage sensing

The rectified input voltage is measured through an external current limitation resistor R<sub>HV</sub> at the HV pin as shown in the **Figure 14**. This path provides not only the input voltage sensing function, but also the power supply via the IC internal built HV start-up cell for XDPL8221 before the Vcc reaches the on-threshold.

The input voltage sensing distinguishes whether the AC or DC voltage is applied at input. Meanwhile, input voltage measurement provides the brown-in, brown-out and input over voltage protection. The threshold of each protection may be different for AC or DC input.



Figure 14 Input voltage sensing

To charge the Vcc capacitors through the IC internal start-up cell, the charge current must be limited not to overpower the start-up cell. The current limitation resistor R<sub>HV</sub> must fulfill the following condition:

$$R_{HV} > \frac{\sqrt{2} * V_{in\_max\_rms}}{I_{HV max}} = 45 k\Omega$$

Because of internal setup of the HV pin to measure the input precisely, it is mandatory to use the HV current limitation resistor  $R_{HV}$  = 99k $\Omega$  in order to limit the maximum HV pin current to 9.6 mA. To reduce the voltage and power stress of the resistor, it is strongly recommended to split it into three 1206 resistors of each 20 k $\Omega$ . To improve the accuracy of the measurement, resistors with tolerance less than 1% should be selected.

Note:

To reduce the switching due to the PFC stage at the input stage and to increase the accuracy of the input voltage measurement, it is highly recommended to add high voltage filter capacitors with typical value of 680 pF after each HV resistor as shown in the **Figure 14**.

The important design parameters for input voltage sensing are summarized in the following table:

Table 14 Input voltage sensing design parameters

| · · · · · · · · · · · · · · · · · · · |                            |         |      |
|---------------------------------------|----------------------------|---------|------|
| Parameter                             | Symbol                     | Value   | Unit |
| Maximum AC input Voltage              | V <sub>in_AC_max_rms</sub> | 305     | Vrms |
| Maximum DC input voltage              | $V_{\text{in\_DC\_max}}$   | 305     | V    |
| Maximum current of start-up cell      | $I_{HV\_max}$              | 9.6     | mA   |
| HV current limitation resistor        | R <sub>HV</sub>            | 20x3=60 | kΩ   |

# XDP™ Digital Power

Hardware design



### 2.4.11 PFC Protection features

The digital controller XDPL8221 provides all around protections for both power components and input/output of the PFC boost converter. As illustrated below in the control state machine (**Figure 15**), the protections are active after the system enters the start-up checks state (when Vcc voltage reaches the on-threshold). While the start-up checks, the input/output are monitored before starts PFC to protect against possible under/over-voltage. After the system is in the soft-start state, more protections like over-current, over-power and CCM protection are also activated. An overview of which protection enabled in which operating state is given in the following **Table 15**:



Figure 15 PFC Boost converter control state machine

Table 15 PFC Protection states

| Protection                                | Stopped  | Soft-Start | SteadyState | Over Voltage |
|-------------------------------------------|----------|------------|-------------|--------------|
| Bus Over-oltage Protection level 2 (OVP2) | Disabled | Enabled    | Enabled     | Enabled      |
| Bus Under-voltage Protection              | Disabled | Disabled   | Enabled     | Enabled      |
| Input Over-voltage Protection             | Disabled | Enabled    | Enabled     | Enabled      |
| Input Under-voltage Protection            | Disabled | Enabled    | Enabled     | Enabled      |
| Over-current Protection level 2           | Disabled | Enabled    | Enabled     | Enabled      |
| Soft-Start Failure                        | Disabled | Enabled    | Disabled    | Disabled     |
| CCM Protection                            | Disabled | Disabled   | Enabled     | Disabled     |

# 2.4.11.1 Bus voltage protection

The voltage at the VS pin which represents the bus voltage is sensed for the bus voltage protection.

Bus over-voltage protection is mandatory to protect the DC-link electrolytic capacitor, boost diode and MOSFET of the flyback converter. There are two different level protections defined:

### XDP™ Digital Power



### Hardware design

- The OVP1 is part of the regulation loop and controlled by the firmware. When the OVP1 threshold V<sub>bus\_OVP1</sub> is continuously triggered beyond the configured blanking time t<sub>blank\_bus\_OVP1</sub>, the PFC gate driver is stopped by the firmware. In this case, flyback converter should go on switching to help discharging the bus capacitor. The PFC gate driver is only enabled again when the bus voltage falls below the level V<sub>bus\_steady\_entry\_OV</sub>. No further protection action is necessary.
- The OVP2 in contrast is a hardware protection and the gate driver is disabled if the fixed OVP2 threshold V<sub>bus\_OVP2</sub> is triggered beyond the defined blanking time t<sub>blank\_bus\_OVP2</sub> and without any firmware delay. In this case, flyback converter will also stop working and XDPL8221 will enter the latch mode. The OVP2 threshold is defined as a VS pin voltage of 2.8V, which together with the bus voltage sense divider results in the corresponding voltage at the bus.
- Bus under-voltage protection is meaningful to prevent the flyback transformer from running into saturation.
   When the threshold V<sub>bus\_UV</sub> is continuously triggered beyond the configured blanking time t<sub>blank\_bus\_UV</sub>, both PFC and flyback converter operations are stopped and XDPL8221 will enter the auto-restart mode.

The different OVP thresholds are illustrated in the following:



Figure 16 PFC Bus voltage protection thresholds

The important design parameters for bus voltage protection are summarized in the table below:

Table 16 PFC Bus voltage protection design parameters

| Parameter                                     | Symbol                           | Value        | Unit | Configurable |
|-----------------------------------------------|----------------------------------|--------------|------|--------------|
| Bus over-voltage protection level 2 threshold | V <sub>bus_OVP2</sub>            | 536          | V    | No           |
| Blanking time for OVP2                        | t <sub>blank_bus_OVP2</sub>      | 200          | ns   | Yes          |
| Reaction OVP2                                 | -                                | Auto-Restart | -    | Yes          |
| Bus over-voltage protection level 1 threshold | V <sub>bus_OVP1</sub>            | 485          | V    | Yes          |
| Blanking time for OVP1                        | t <sub>blank_bus_OVP1</sub>      | 384          | μs   | Yes          |
| Recovery threshold from OVP1                  | V <sub>bus_steady_entry_OV</sub> | 472          | V    | Yes          |
| Bus under-voltage protection threshold        | $V_{bus\_UV}$                    | 300          | V    | Yes          |
| Blanking time for under-voltage               | t <sub>blank_bus_UV</sub>        | 500          | ms   | Yes          |
| Reaction bus under-voltage protection         | -                                | Auto-Restart | -    | Yes          |

### XDP™ Digital Power

Hardware design



#### 2.4.11.2 Input voltage protection

Input voltage protection is realized by monitoring the voltage at the HV pin. After the XDPL8221 is active and before the PFC boost converter is started, the input voltage is checked first. Once the input RMS voltage is between the threshold  $V_{in\_start\_min}$  and  $V_{in\_start\_max}$ , PFC will start. After this, input will be monitored continuously. If the input voltage touches the under-voltage or over-voltage threshold beyond the blanking time, XDPL8221 will enter the auto-restart mode.

The important design parameters for input voltage protection are summarized in the table below:

Table 17 PFC Input voltage protection design parameters

| Parameter                                       | Symbol                       | Value        | Unit | Configurable |
|-------------------------------------------------|------------------------------|--------------|------|--------------|
| Minimum input voltage to start PFC Converter    | V <sub>in_start_min</sub>    | 88           | Vrms | Yes          |
| Maximum input voltage to start PFC Converter    | V <sub>in_start_max</sub>    | 308          | Vrms | Yes          |
| Input under-voltage protection during operation | V <sub>in_UV</sub>           | 76           | Vrms | Yes          |
| Blanking time for input over-/under-voltage     | t <sub>blank_Vin_OV_UV</sub> | 100          | ms   | Yes          |
| Reaction input under-voltage protection         | -                            | Auto-Restart | -    | Yes          |
| Input over-voltage protection during operation  | V <sub>in_OV</sub>           | 320          | Vrms | Yes          |
| Reaction input over-voltage protection          | -                            | Auto-Restart | -    | Yes          |

Note:

The thresholds listed in the table above are related to the selected HV resistor of 60 k $\Omega$ . Different HV resistor will result in different thresholds.

#### 2.4.11.3 Over-current protection

The over-current protection is necessary to control the maximum current flowing through the PFC boost inductor and PFC MOSFET so that they are not over-powered. This is realized by monitoring the voltage across the PFC shunt resistor. If the voltage reaches the threshold and beyond the blanking time, PFC gate will be switched off. There are two level of the over-current protection:

- Over-current Protection level 1: by touching the threshold V<sub>CS\_PFC\_OCP1</sub> of the OCP1 beyond the blanking time tblank\_OCP1\_PFC, PFC gate will be switched off and the next switching cycle will be started again after the zerocrossing signal is detected. No further action will be taken. This is a cycle by cycle power limitation.
- Over-current Protection level 2: by touching the threshold V<sub>CS PFC OCP2</sub> of the OCP2, both PFC and flyback gate drive will be switched off and XDPL8221 will enter the latch mode

The important design parameters for PFC over-current protection are summarized in the table below:

Table 18 **PFC Over-current design parameters** 

| Parameter                                     | Symbol                      | Value | Unit | Configurable |
|-----------------------------------------------|-----------------------------|-------|------|--------------|
| PFC Over-current protection level 1 threshold | V <sub>CS_PFC_OCP1</sub>    | 0.75  | V    | Yes          |
| Blanking time for PFC OCP1                    | t <sub>blank_OCP1_PFC</sub> | 200   | ns   | Yes          |
| PFC Over-current protection level 2 threshold | V <sub>CS_PFC_OCP2</sub>    | 1.6   | V    | No           |
| Blanking time for PFC OCP2                    | t <sub>blank_OCP2_PFC</sub> | 600   | ns   | Yes          |
| Reaction to PFC OCP2                          | -                           | Latch | -    | Yes          |

### XDP™ Digital Power

Hardware design



#### Soft-start failure 2.4.11.4

When the input voltage is low beyond the nominal range or the output is over-loaded, the start-up time of the PFC boost converter may be extended to an unexpected long value. In both cases, the protection could be triggered and XDPL8221 will enter the auto-restart mode. The PFC soft-start time t<sub>start\_PFC</sub> is defined and monitored from the moment that PFC stage is started till the bus voltage reaches the threshold V<sub>bus</sub> steady entry UV. If this time exceeds the maximum allowed PFC soft-start time t<sub>start PFC max</sub>, protection will be triggered and XDPL8221 will enter the auto-restart mode.

The important design parameters for soft-start failure are summarized in the table below:

Table 19 PFC Soft-start failure design parameters

| Parameter                           | Symbol                              | Value | Unit | Configurable |
|-------------------------------------|-------------------------------------|-------|------|--------------|
| Voltage threshold for start-up end  | $V_{\text{bus\_steady\_entry\_UV}}$ | 448   | V    | Yes          |
| Maximum allowed PFC soft-start time | t <sub>start_PFC_max</sub>          | 400   | ms   | Yes          |

#### **CCM protection** 2.4.11.5

Continuous conduction mode (CCM) operation occurs when the magnetizing current does not decrease to zero before the next switching cycle starts. This happens usually when the difference of the bus voltage and input voltage is very small, which is the case of start-up or boost diode short. However, when the output is over-loaded or input voltage is too low, the inductor peak current will be very high and the demagnetizing of boost inductor cannot be operated completely, too. At start-up, the CCM operation is allowed for limited time but in other conditions, XDPL8221 must enter the protection mode.

The CCM operation is monitored at the PFC CS pin. When the ZCD signal does not come till the maximum switching period time-out happens, it will be treated as a CCM cycle. If the CCM operation happens beyond the blanking time t<sub>blank\_CCM\_PFC</sub>, XDPL8221 will enter the auto-restart mode.

The important design parameters for CCM protection are summarized in the table below:

Table 20 **PFC CCM protection design parameters** 

| Parameter                           | Symbol                     | Value | Unit | Configurable |
|-------------------------------------|----------------------------|-------|------|--------------|
| Blanking time for PFC CCM operation | t <sub>blank_CCM_PFC</sub> | 12    | ms   | Yes          |

#### 2.5 Design the flyback converter

The flyback converter takes the boosted DC voltage as input and converts it to a configurable wide range DC output with the programmable constant current on the secondary side. The controller XDPL8221 provides a primary side output voltage and current control without the external regulator on the secondary side. This chapter describes the methodology for designing the multi-mode control (QRM+DCM+ABM) flyback converter based on XDPL8221, which includes the flyback transformer design, power losses estimation, selection guide for power semiconductor devices and passive components.

The design specification for the 100 W driver reference design is given in the following table:

Flyback converter design specification Table 21

| Flyback converter        |                |       |      |
|--------------------------|----------------|-------|------|
| Parameter                | Symbol         | Value | Unit |
| Minimum DC input voltage | $V_{bus\_min}$ | 440   | V    |

# XDP™ Digital Power



### Hardware design

| Nominal DC input voltage                        | $V_{bus}$              | 460         | V   |
|-------------------------------------------------|------------------------|-------------|-----|
| Maximum DC input voltage                        | $V_{bus\_max}$         | 485         | V   |
| Maximum flyback converter output power          | P <sub>O_max</sub>     | 100         | W   |
| Minimum switching frequency                     | f <sub>sw_FB_min</sub> | 16          | kHz |
| Estimated flyback converter power efficiency    | $\eta_{\sf FB}$        | < 93        | %   |
| Flyback converter output voltage                | $V_{out}$              | 16 to 48    | V   |
| Flyback converter output over-voltage threshold | $V_{\text{out\_OV}}$   | 53          | V   |
| Flyback converter output current                | l <sub>out</sub>       | 550 to 2500 | mA  |
| Maximum flyback MOSFET drain-source voltage     | $V_{DS\_max}$          | 800         | V   |
| Secondary diode forward voltage                 | V <sub>F</sub>         | 1           | V   |
| Secondary diode voltage rating                  | $V_{RRM}$              | 400         | V   |

# 2.5.1 Design the flyback transformer

For flyback converter, the transformer is the most important factor that determines the performance such as the efficiency, output regulation and EMI. Contrary to the normal transformer, the flyback transformer is inherently an inductor that provides energy storage, coupling and isolation for the flyback converter. In the general transformer, the current flows in both the primary and secondary winding at the same time. However, in the flyback transformer, the current flows only in the primary winding while the energy in the core is charged and in the secondary winding while the energy in the core is discharged. Usually a gap is introduced between the cores to increase the energy storage capacity. The general transformer design procedures are briefly described below.

### 2.5.1.1 Transformer turns ratio

The transformer turns-ratio n decides not only the reflected voltage from the secondary side to the primary side, which affects the primary side flyback MOSFET selection, but also the maximum switching duty cycle  $D_{\text{max}}$  of the flyback converter.

A higher transformer turns-ratio steps down the voltage from input to output more, such that a higher duty cycle may be employed. The maximum duty cycle is exactly defined by the turn-ratio, since magnetizing time and demagnetizing time are functions of input voltage and reflected output voltage respectively. The duty cycle of the QR mode flyback can be calculated as following:

$$D = \frac{t_{on}}{t_{on} + t_{off}} = \frac{n * (V_{out} + V_F)}{V_{bus} + n * (V_{out} + V_F)}$$

with

$$t_{off} = t_{demag} + 0.5 * T_{osc}$$

This expression for D clearly approaches 1 asymptotically when n approaches  $\infty$  (and 0 when n approaches 0). Nevertheless, a high turns-ratio means high reflected voltage from the secondary to primary side, which requires a higher MOSFET drain-source break down voltage. Therefore, the maximum transformer turns-ratio depends on the expected maximum input voltage and reflected output voltage, since the sum of the two determines the voltage stress across drain-source of primary side MOSFET during the demagnetization period like following:

$$V_{DS\ max\ FB} = V_{bus\ max} + n * V_{out\ max}$$

### XDP™ Digital Power



# Hardware design

During turn-off of the primary side MOSFET, energy stored in leakage inductance will charge up the Coss of the primary MOSFET causing an overvoltage spike to occur on top of the steady-state stress voltage. Depending on the leakage inductance value and the Coss characteristics of the MOSFET employed, the snubber circuit can be tuned to guarantee operation within the voltage rating of the MOSFET, when employing a de-rating factor as is norm in the industry. In the 100 W driver reference design, 800 V MOSFET is selected with a de-rating of 85% is assumed. So the maximum turns-ratio n<sub>max</sub> is calculated as:

$$n \le n_{max} = \frac{0.85 * V_{DS_{MOS_{FB}}} - V_{bus\_max}}{V_{out\_max}} = 3.67$$

A low transformer turns-ratio could be desirable for several reasons. One reason is the conduction losses on the output loop, since the primary peak current is defined independent of the transformer turns-ratio by the DCM Flyback power equation:

$$P_{out} = \frac{1}{2} * L_{FB} * i_{p\_pk}^2 * f_{FB} * \eta_{FB}$$

The output loop peak-current is the input peak current reflected across the transformer:

$$i_{s pk} = n * i_{p pk}$$

A smaller turns-ratio will reduce the secondary peak current and thus the conduction loss. One other reason could be the construction of the transformer itself. In order to get a strong coupling with accurate turns-ratio, there is a minimum practical limit to the number of physical turns on the output-side. With a minimum output winding turns-count and a maximum input winding turns-count, a practical upper limit to the transformer turnsratio will also exist. With the electrical requirements known, the minimum transformer turns-ratio can be found similarly as the maximum, but based on voltage rating for the desired output rectifier diode V<sub>RRM</sub>. The steady state voltage stress across the diode is the sum of the transformer winding voltage and the output voltage, both of which have known maxima from previous calculations. The MOSFET voltage rating must adhere to de-rating criteria:

$$n \ge n_{min} = \frac{V_{bus\_max}}{0.8 * V_{RRM} - V_{out\_max}} = 2.52$$

Nevertheless, a very low turns-ratio leads to a low duty cycle or smaller on-time at light load. If this small on-time is not able to be output by the controller, then the burst mode is unavoidable, which could lead to higher ripple on the output and audible noise. In the 100 W driver reference design, the turns-ratio is chosen as:

$$\frac{N_p}{N_s} = n = 3.2$$

#### 2.5.1.2 **Primary magnetizing inductance**

The primary magnetizing inductance scaling can be done in several ways. One such way would be to ensure that at least full power can be produced at lowest bus voltage while staying in QRM operation.

As already described in the previous chapter, the maximum duty cycle occurs at minimum bus voltage and maximum output voltage:

$$D_{max\_FB} = \frac{n * (V_{out\_max} + V_{F\_D\_sec})}{V_{bus\_min} + n * (V_{out\_max} + V_{F\_D\_sec})} = 0.28$$

### XDP™ Digital Power



### Hardware design

But as the voltage and current could change at the full output power, the more critical working point happens at the maximum output current under full load. So the possible minimum duty cycle at full power in QRM operation is:

$$D_{min\_QRM\_FB} = \frac{n * (\frac{P_{out\_max\_FB}}{I_{out\_max\_FB}} + V_{F\_D\_sec})}{V_{bus\_min} + n * (\frac{P_{out\_max\_FB}}{I_{out\_max\_FB}} + V_{F\_D\_sec})} = 0.23$$

If a minimum switching frequency for full load in the QRM of 35 kHz is assumed, the maximum possible magnetizing inductance is then calculated as:

$$L_{p\_max\_FB} = \frac{V_{bus\_min}^2 * D_{min\_QRM\_FB}^2 * \eta_{FB}}{2 * P_{o\ max\ FB} * f_{sw\ OR\ min\ FB}} = 1.18 \text{ mH}$$

Thus, in the 100W reference design, the primary flyback main inductance is chosen as:

$$L_{P FB} = 1 \text{m} H < L_{p FB max}$$

Therewith the maximum reflected voltage is:

$$V_{R \ max} = n * (V_{out \ max} + V_F) = 172.8 V$$

The minimum switching frequency in the QRM happens at full load with full output current and minimum bus voltage, if an oscillation period T<sub>osc FB</sub> in the QRM is assumed as 1.5μs:

$$f_{sw\_QR\_min\_FB} = \frac{1}{\frac{1}{\frac{V_{bus\_min}^2 * D_{\min\_QRM\_FB}^2 * \eta_{FB}}{2 * P_{o\_max\_FB} * L_{n\_FB}}} + 0.5 * T_{osc\_FB}} = 40 \text{ kHz}$$

The switching frequency at full load with full output voltage and minimum bus voltage is:

$$f_{sw\_QR\_Vout\_max\_FB} = \frac{1}{\frac{1}{\frac{V_{bus\_min}^2 * D_{max\_FB}^2 * \eta_{FB}}{2 * P_{o\_max\_FB} * L_{n\_FB}}}} + 0.5 * T_{osc\_FB}} = 63.9 \text{ kHz}$$

The maximum primary peak current appears at minimum bus voltage, maximum output current and full load:

$$I_{p\_pk\_max\_FB} = \sqrt{\frac{2 * P_{O\_max}}{L_{P\_FB} * \eta_{FB} * f_{sw\_FB\_QR\_min}}} = 2.37 A$$

The maximum on-time happens at minimum bus voltage, maximum output current and full load:

$$t_{on\_max\_FB} = \frac{L_{p\_FB} * I_{p\_pk\_max\_FB}}{V_{bus\ min}} = 5.38 \ \mu s$$

The maximum primary RMS current is:

$$I_{p\_rms\_max\_FB} = I_{p\_pk\_max\_FB} * \sqrt{\frac{D_{min\_QRM\_FB}}{3}} = 0.65 A$$

The maximum primary DC current is:

$$I_{p\_DC\_max\_FB} = \frac{1}{2} * I_{p\_pk\_max\_FB} * D_{min\_QRM\_FB} = 0.26 A$$

# XDP™ Digital Power

### Hardware design

The maximum primary AC current is:

$$I_{p\_AC\_max\_FB} = \sqrt{I_{p\_rms\_max\_FB}^2 - I_{p\_DC\_max\_FB}^2} = 0.59 A$$

The maximum secondary peak current is:

$$I_{s \ pk \ max \ FB} = n * I_{p \ pk \ max \ FB} = 7.6 A$$

The maximum secondary RMS current is

$$I_{s\_rms\_max\_FB} = I_{s\_pk\_max\_FB} * \sqrt{\frac{1 - D_{min\_QRM\_FB}}{3}} = 3.85 A$$

The maximum secondary DC current is:

$$I_{S\_DC\_max\_FB} = \frac{1}{2} * I_{S\_pk\_max\_FB} * (1 - D_{min\_QRM\_FB}) = 2.9 A$$

The maximum secondary AC current is:

$$I_{s\_AC\_max\_FB} = \sqrt{I_{s\_rms\_max\_FB}^2 - I_{s\_DC\_max\_FB}^2} = 2.45 A$$

#### Flyback transformer winding turns 2.5.1.3

After the primary main inductance is determined and the maximum primary peak current is calculated, the turns of each winding of the flyback transformer can be calculated after the selection of the proper core. In the 100 W reference design, the ERL35 core with an effective area A<sub>e</sub> of 103 mm<sup>2</sup> is selected. With the assumption of the saturation flux density B<sub>sat</sub> of 0.3 T, the minimum primary turns to avoid core saturation can be calculated as following:

$$N_{p\_FB} \ge N_{p\_min\_FB} = \frac{L_{p\_FB} * I_{p\_pk\_max\_FB}}{B_{sat} * A_a} \approx 84 turns$$

The secondary turn's number is calculated as:

$$N_{s\_FB} \ge \frac{N_{p\_FB}}{n} \approx 26 \ turns$$

The primary auxiliary winding is separated to two parts. One is the forward winding which provides the power for the controller XDPL8221. This ensures the precision of the primary side regulation. As this winding operates in the forward mode, so the winding voltage is proportional to the bus voltage when the flyback MOSFET turns on and independent from the output voltage. To make sure that the winding voltage is between 12 V and 22 V according to the Vcc voltage range, the turns-ratio of the primary to the primary aux forward winding is:

$$\frac{N_{p\_FB}}{N_{p\_aux\_FWD\_FB}} \approx 32$$

The other winding is used to sense the output voltage and the secondary side current zero-crossing moment from the primary side. As this winding operates in the flyback mode, so the winding voltage is proportional to the output voltage. The turns-ratio of the primary to the primary ZCD winding is:

$$\frac{N_{p\_FB}}{N_{p\_aux\_ZCD\_FB}} \approx 4$$

### XDP™ Digital Power



### Hardware design

Another winding, which provides the power for the dimming circuit, is also operated in the forward mode so that the winding voltage is independent from the output voltage. To make sure that the winding voltage is between 12 V and 22 V, the turns-ratio of the primary to the secondary aux forward winding is:

$$\frac{N_{p\_FB}}{N_{s\_aux\_FWD\_FB}} \approx 32$$

The important parameters of the flyback transformer are summarized in the following table:

Table 22 Flyback transformer design parameters

| Parameter                                                 | Symbol                          | Value | lue Unit |  |
|-----------------------------------------------------------|---------------------------------|-------|----------|--|
| Primary main inductance of the flyback transformer        | L <sub>p_FB</sub>               | 1     | mH       |  |
| Turns-ratio from primary to secondary winding             | $N_{p_FB}/N_{s_FB}$             | 3.2   | -        |  |
| Turns-ratio from primary to primary aux forward winding   | $N_{p\_FB}/N_{p\_aux\_FWD\_FB}$ | 32    | -        |  |
| Turns-ratio from primary to primary ZCD winding           | $N_{p\_FB}/N_{p\_ZCD\_FB}$      | 4     | -        |  |
| Turns-ratio from primary to secondary aux forward winding | $N_{p\_FB}/N_{s\_aux\_FWD\_FB}$ | 32    | -        |  |
| Maximum duty cycle                                        | D <sub>max_FB</sub>             | 0.28  | -        |  |
| Maximum primary peak current                              | I <sub>p_pk_max_FB</sub>        | 2.37  | Α        |  |
| Maximum primary RMS current                               | I <sub>p_RMS_max_FB</sub>       | 0.65  | Α        |  |
| Maximum secondary peak current                            | I <sub>s_pk_max_FB</sub>        | 7.6   | Α        |  |
| Maximum secondary RMS current                             | I <sub>s_RMS_max_FB</sub>       | 3.85  | Α        |  |
| Maximum on-time                                           | t <sub>on_max_FB</sub>          | 5.38  | μs       |  |

Based on the above calculated specifications, the flyback transformer can be constructed according to different design requirements like size, power efficiency and temperature etc. by selecting different bobbin and core. In order to avoid core saturation and achieve an optimized core loss, the flux density B<sub>max</sub> is recommended not to exceed 0.3 T.

In the Infineon 100 W driver reference design, the flyback transformer is constructed by the Würth Electronic under part no. **750317672-Rev00** as a design example. The specification sheet is given as following:

Parameters of Würth inductor 750317672-Rev00 Table 23

| Parameter                                                 | Value                         | Unit |
|-----------------------------------------------------------|-------------------------------|------|
| Inductance                                                | 1                             | mH   |
| Bobbin                                                    | ERL35                         | -    |
| Core material                                             | TP4A or DMR44, N87 equivalent | -    |
| Turns-ratio from primary to secondary winding             | 3.23:1                        | -    |
| Turns-ratio from primary to primary aux forward winding   | 28:1                          | -    |
| Turns-ratio from primary to primary ZCD winding           | 4:1                           | -    |
| Turns-ratio from primary to secondary aux forward winding | 28:1                          | -    |
| DC resistance primary winding                             | 0.815                         | Ω    |
| DC resistance secondary winding                           | 0.067                         | Ω    |
| Cross section of the ERL35 core                           | 92.7                          | mm²  |
| Volume of the ERL35 core                                  | 9548.10                       | mm³  |

# XDP™ Digital Power



### Hardware design

The maximum primary side DC conduction loss can be calculated as:

$$P_{loss\_p\_FB} = I_{p\_rms\_max\_FB}^2 * R_{DC\_p\_FB} = 0.55 \text{ W}$$

The maximum secondary side DC conduction loss can be calculated as:

$$P_{loss\_s\_FB} = I_{s\_rms\_max\_FB}^2 * R_{DC\_p\_FB} = 1.24 \text{ W}$$



Flyback transformer specification sheet

The core loss can be looked up in the following figure with the operating frequency and the AC flux density.



Relative core losses of the N87 material Figure 18

### XDP™ Digital Power

### Hardware design



# 2.5.2 Flyback primary power MOSFET

The selection of the flyback primary side power MOSFET is based mainly on the break down voltage and the consideration of the MOSFET power dissipation. As already mentioned in the previous chapter, an 800V MOSFET is used in the reference design. In the QRM+DCM mode flyback converter, the overall MOSFET losses comprise:

### Conduction loss

These losses are frequency independent and do not scale significantly with frequency. It is calculated as following:

$$P_{con\_loss\_MOS\_FB} = I_{p\_RMS\_max}^2 * R_{DS(ON)}$$

Due to the high bus voltage, the primary RMS current is quite low. It is recommended to use a MOSFET with a relative high  $R_{DS(on)}$  but smaller  $C_{oss}$ .

### Turn-on transition loss

As the converter works in the QRM+DCM+ABM mode, the turn-on transition loss caused by the magnetizing current can be ignored because the current rises from zero when a switching cycle starts. But to discharge the parasitic capacitors like  $C_{oss}$  and  $C_{can}$  through the MOSFET channel can cause significant turn-on transition loss. These losses occur every switching cycle and are thus frequency dependent.

### • E<sub>oss</sub> and $\frac{1}{2} \cdot C_{can} \cdot V^2$ loss

As mentioned above, the energy stored in  $C_{oss}$  and  $C_{can}$  at the time of turn-on must be dissipated in the MOSFET channel and current sense resistor during the turn-on transition. The energy stored in any capacitor is fundamentally a function of the square of the voltage across it, and thus the  $E_{oss}$  and  $^1/_2 \cdot C_{can} \cdot V^2$  loss can be very significant during high line conditions. These losses occur every switching cycle and are thus frequency dependent. To simplify the calculation, we assumed that the switching loss is approximately the same as the conduction loss:

$$P_{sw\ loss\ MOS\ FB} = P_{con\ loss\ MOS\ FB}$$

### • Gate driver loss

These losses also scale linearly with frequency, but are generally a quite small contribution to the overall losses (at switching frequencies of a few hundred kilohertz and below) and depend almost exclusively on the MOSFET  $Q_g$  (total gate-charge). The gate-driver power is typically dissipated in the external gate resistor and gate-driver itself and thus does not need to be considered in the thermal calculation of MOSFET.

In the 100 W driver reference design, the 800 V Infineon MOSFET IPA80R450P7 of the P7 family is used. With the  $R_{DS(ON)}$  of 0.45  $\Omega$ , the total loss of the MOSFET is calculated as below:

$$P_{loss\_MOS\_FB} = P_{sw\_loss\_MOS\_FB} + P_{con\_loss\_MOS\_FB} = 2 * P_{con\_loss\_MOS\_FB} = 0.36 W$$

The important parameters for Flyback MOSFET are summarized in the following table:

Table 24 Flyback MOSFET Design parameters

| Parameter                         | Symbol                       | Value | Unit |
|-----------------------------------|------------------------------|-------|------|
| Flyback MOSFET break down voltage | $V_{BR\_DSS\_FB}$            | 800   | V    |
| Flyback MOSFET on-resistance      | R <sub>DS(ON)</sub>          | 450   | mΩ   |
| Flyback MOSFET conduction loss    | P <sub>loss_MOS_FB_con</sub> | 0.18  | W    |
| Flyback MOSFET switching loss     | P <sub>loss_MOS_FB_sw</sub>  | 0.18  | W    |

# XDP™ Digital Power



### Hardware design

| Parameter                 | Symbol                   | Value | Unit |
|---------------------------|--------------------------|-------|------|
| Flyback MOSFET total loss | P <sub>loss_MOS_FB</sub> | 0.36  | W    |

# 2.5.3 Flyback MOSFET gate driver

The XDPL8221 flyback gate driver GDFB offers the following advanced features:

- Configurable charge current from 100 to 150 mA for turn-on slope optimization with dpVision tool
- Configurable gate voltage from 4.5 to 15 V



Figure 19 Configurable gate driver with gate voltage and charge current

Due to the configurable gate charge current and voltage, the external gate resistor should not be selected too high. A gate resistor of  $10\Omega$  should fit for most application cases. The soft turn on for improved EMI result is guaranteed by the configurable constant current gate charging. Following table shows the recommend range of the external gate resistor for a stable gate drive operation of different MOSFET:

Table 25 Recommended external gate resistor value

| Parameter                          | Symbol          | Value      |          | Unit |
|------------------------------------|-----------------|------------|----------|------|
| MOSFET Gate capacitance            | C <sub>g</sub>  | 1.0 to 2.0 |          | nF   |
| MOSFET gate source current         | I <sub>gs</sub> | 100        |          | mA   |
| MOSFET gate source resistance      | $R_{gs}$        | 10         | 100      | kΩ   |
| Recommended external gate resistor | R <sub>g</sub>  | 5 to 20    | 15 to 25 | Ω    |

# 2.5.4 Flyback primary snubber

When the flyback power MOSFET is turned off, there is a high voltage spike across the MOSFET drain-source due to the transformer leakage inductance L<sub>LK\_FB</sub> and the C<sub>oss</sub> of the MOSFET. This excessive voltage may lead to an avalanche break down and damage the MOSFET. Therefore, it is necessary to use an additional RCD snubber network to clamp the voltage spike in order to protect the power MOSFET.

### XDP™ Digital Power

# infineon

### Hardware design



Figure 20 MOSFET Drain-source voltage and snubber capacitor voltage

The RCD snubber network limits the high voltage spike turning on the snubber diode once the MOSFET drain voltage exceeds a certain voltage limit and absorbing the current in the leakage inductance by. The voltage overshoot  $V_{os}$  limited by the RCD snubber is related to the power dissipation in the clamping network. Setting the voltage overshoot too low can lead to high power dissipation in the clamping circuit and thus low system power efficiency. For reasonable clamping circuit design, voltage over-shoot  $V_{os}$  is typically 1~2 times the reflected output voltage.

It is typical to have a margin of 10~20% of the breakdown voltage for maximum MOSFET voltage stress. The maximum voltage stress of the MOSFET is given as:

$$V_{DS \ stress \ FB} = V_{bus \ OVP1} + V_{R \ max} + V_{OS} < 0.9 * V_{BR \ DSS \ FB}$$

So the voltage overshoot is:

$$V_{OS} < 0.9 * V_{BR\ DSS\ FB} - V_{bus\ OVP1} - V_{R\ max}$$

The peak current of the clamping network is:

$$I_{pk\_sn\_FB} = \sqrt{I_{p\_pk}^2 - \frac{C_{oss} * V_{os}^2}{L_{LK\_FB}}}$$

The leakage inductance measured with an LCR meter tends to be larger than the actual effective leakage inductance. Moreover, the effective output capacitance of the MOSFET is difficult to measure. The best way to obtain these parameters correctly is to use the drain voltage waveform. Since  $L_{LK\_FB}$  can be measured with an LCR meter, thus  $C_{OSS}$  can be calculated from the measured resonant period  $T_{SN\_FB}$  (as shown in the **Figure 20**) as following:

$$C_{oss} = \frac{T_{SN_{FB}}^2}{2\pi * L_{LK\ FB}}$$

The power dissipation in the clamping circuit is obtained as:

### XDP™ Digital Power

Hardware design

$$P_{loss\_sn\_FB} = \frac{1}{2} * f_{sw\_FB} * L_{leak\_FB} * I_{pk\_sn\_FB}^2 * \frac{V_R + V_{OS\_FB}}{V_{OS\_FB}}$$

Then the clamping circuit resistor is calculated as:

$$R_{sn\_FB} = \frac{(V_R + V_{OS})^2}{P_{loss\_sn\_FB}}$$

In order to reduce the power stress of the snubber resistor, it is recommended to separate the resistor to two parallel connected resistors. The actual drain voltage can be lower than the design due to the loss of stray resistance of inductor and capacitor. The resistor value can be adjusted after the power supply is actually built. The voltage rating of the snubber diode should be higher than the MOSFET drain-source break down voltage. It is strongly recommended to use an ultra-fast diode with 1A current rating for the snubber network. A normal diode with longer reverse recovery time could have unexpected influence on the voltage waveform of the auxiliary winding so that the primary side voltage measurement is wrong. To allow less than 40 V ripple on the clamping capacitor voltage, the clamping capacitor should be calculated as:

$$C_{Sn\_FB} \ge \frac{V_R + V_{OS\_FB}}{\Delta V_{Sn} * R_{Sn\ FB} * f_{SW\ FB}}$$

#### 2.5.5 Flyback secondary rectifier diode

The rectifier diode at the secondary side is selected mainly according to the voltage and current ratings. Because the flyback converter works either in QRM or in DCM mode, so there is no reverse recovery requirement of the diode and an ultra-fast is thus not necessary. The maximum reverse voltage of the diode is given as:

$$V_{RRM\_D\_sec} \ge 1.25 * \left(\frac{V_{bus\_oVP2}}{n} + V_{out\_oV}\right) = 235 V$$

The maximum average forward current of the rectifier diode is given as:

$$I_{F,D,Sec} \ge 1.5 * I_{S,RMS,max} = 3.1 A$$

The forward voltage of the rectifier diode is directly related to the power efficiency. So the forward voltage should be chosen as small as possible. With an assumption of the forward voltage of 1 V, the maximum conduction loss of the diode is calculated as:

$$P_{loss\ D\ sec} = I_{out\ max} * V_{F\ D\ sec} = 1.5 \text{ W}$$

The important parameters for secondary rectifier diode which used in the 100 W driver reference design are summarized in the following table:

Flyback secondary rectifier diode design parameters Table 26

| Parameter                         | Symbol               | Value | Unit |
|-----------------------------------|----------------------|-------|------|
| Maximum reverse voltage           | $V_{RRM\_D\_sec}$    | 300   | V    |
| Average rectified forward current | I <sub>F_D_sec</sub> | 2x 10 | A    |
| Forward voltage                   | $V_{F\_D\_sec}$      | 0.9   | V    |

#### Hardware design



### 2.5.6 Flyback secondary snubber

When the primary-side MOSFET is turned on, severe voltage oscillation occurs across the secondary-side diode, as shown in **Figure 21**. This is caused by the oscillation between the diode parasitic capacitance  $C_{D\_sec\_FB}$  and transformer secondary side leakage inductance  $L_{leak\_sec\_FB}$ . To reduce the oscillation, an RC snubber is typically used, as shown in the following figure:



Figure 21 Secondary rectifier diode voltage waveform

The secondary side leakage inductance and the diode parasitic capacitance are difficult to measure with an LCR meter. The best way is to use a test capacitor across the diode. First, measure the natural resonance period  $T_{res\_D\_sec}$  without to connect anything to the diode. Then, add a test capacitor across the diode  $C_{test}$  such that the test resonance period  $T_{res\_D\_sec\_test}$  becomes about twice its original value and measure the test resonance period. With the measured  $T_{res\_D\_sec\_test}$ , and  $C_{test}$ , the resonance parameters can be calculated as:

$$\begin{aligned} C_{D\_\text{sec\_}FB} &= \frac{C_{test}}{\left(\frac{T_{res\_D\_\text{sec\_}test}}{T_{res\_D\_\text{sec}}}\right)^2 - 1} \\ L_{leak\_\text{sec\_}FB} &= \left(\frac{T_{res\_D\_\text{sec}}}{2\pi}\right)^2 * \frac{1}{C_{D\_\text{sec\_}FB}} \end{aligned}$$

Then the snubber circuit parameters can be calculated as following:

$$R_{sn\_D\_sec} = \sqrt{\frac{L_{leak\_sec\_FB}}{C_{D\_sec\_FB}}}$$

$$C_{sn\_D\_sec} = 2.5 * C_{D\_sec\_FB}$$

If the voltage rating of the secondary rectifier diode is selected high enough to provide enough margins, then the snubber circuit can be saved for a better power efficiency.

# 2.5.7 Flyback secondary output capacitor

Output capacitance will need to be selected carefully in order to meet the LED ripple current. It represents a trade-off between LED ripple current and BOM cost that the designer has to meet. In addition, the capacitor has to be able to handle the ripple current through it. As a rule of thumb, the total output capacitors should be able to handle at least 2.5 times the max LED DC current at max temperature.

The ripple current of the output capacitor is obtained as:

$$\Delta I_{out\_cap} = \sqrt{I_{s\_RMS}^2 - I_{out}^2}$$

#### XDP™ Digital Power

# infineon

### Hardware design

The ripple current should be smaller than the ripple current specification of the capacitor. The voltage ripple on the output is given by:

$$\Delta V_{out} = \frac{I_{out} * D_{max}}{C_{out} * f_{sw\_FB}} + \frac{I_{p\_pk\_FB} * V_R * R_{C_{out}}}{V_{out} + V_{F\_D\_sec}}$$

Where R<sub>cout</sub> is the effective series resistance (ESR) of the output capacitor.

Sometimes it is impossible to meet the ripple specification with a single output capacitor due to the high ESR of the electrolytic capacitor. Then, additional LC filter stages (post filter) can be used. When using the post filters, be careful not to place the corner frequency too low. Too low a corner frequency may make the system unstable or limit the control bandwidth. It is typical to set the corner frequency of the post filter at around  $1/10\sim1/5$  of the switching frequency.

# 2.5.8 Flyback zero-crossing detection divider

The digital controller XDPL8221 provides primary side flyback converter control of output current and output voltage. No external feedback components are necessary for the current control as the primary side regulation control loop is fully integrated. This primary side control feature is realized through the ZCD pin of XDPL8221, which has three functions:



Figure 22 Flyback zero-crossing detection divider

• Output voltage measurement:

The output voltage is determined by measuring the reflected output voltage on the auxiliary winding of the flyback transformer. A resistor divider adapts the voltage to the operating range of the ZCD pin. The voltage measured at the ZCD pin is calculated:

$$V_{ZCD} = (V_{out} - V_{F\_D\_Sec}) * \frac{N_{p\_ZCD}}{N_S} * \frac{R_{ZCDL\_FB}}{R_{ZCDL\_FB} + R_{ZCDL\_FB}}$$

The measurement range of the ZCD pin is from 0V to 2.66V. To ensure that the maximum bus voltage and output voltage can be measured at the pin, following relation must be fulfilled:

$$R_{ZCDH\_FB} > \frac{V_{bus\_oVP1} * \frac{N_{p\_ZCD}}{N_p} - V_{ZCD\_clamp} * \frac{V_{out\_oV}}{V_{ZCD\_max}} * \frac{N_{p\_ZCD}}{N_S}}{I_{ZCD\_clamp\_max}} = 30 \; k\Omega$$

where

• V<sub>bus\_OVP1</sub> is the bus over voltage protection level 1 threshold

#### XDP™ Digital Power

# **(infineon**

#### Hardware design

- V<sub>out\_OV</sub> is the output overvoltage threshold
- V<sub>ZCD\_clamp</sub> = 0.18 V (refer to the XDPL8221 datasheet)
- V<sub>ZCD\_max</sub> = 2.66 V is the upper measurement range (refer to the XDPL8221 datasheet)
- I<sub>ZCD clamp max</sub> = 3.2 mA (refer to the XDPL8221 datasheet)

In the 100 W driver reference design,  $R_{ZCDH\_FB}$  = 68 K $\Omega$  is selected to have enough margin and low power loss for a better standby power consumption. Then the lower resistor of the divider should fulfill the following relation:

$$R_{ZCDL\_FB} < \frac{R_{ZCDH\_FB} * V_{ZCD\_max}}{V_{out\_OV} * \frac{N_{p\_ZCD}}{N_{s}} - V_{ZCD\_max}} = 4.7 \ k\Omega$$

 $R_{ZCDL\_FB}$  = 3.9 k $\Omega$  is selected. To ensure the output voltage measurement accuracy, it is strongly recommended that both resistors should have maximum 1% intolerance or less.

Attention: Please note that the demagnetizing time has to be longer than 2.0 µs to ensure that the reflected output voltage can be sensed correctly at the ZCD pin.

• Bus voltage measurement:

As already described above, the bus voltage is monitored when the flyback MOSFET is turned on. The resistor divider adapts the negative voltage to the operating range of the ZCD pin. This second measurement path is required to protect against component failures in the VS measurement path (open loop protection for the PFC stage).

Zero-crossing detection:

Zero-crossing detection is to catch the moment, when the transformer is completely demagnetized and the secondary current decreases to zero. This is necessary for QRM and DCM. Meanwhile, it is used to realize the valley switching, which reduces the switching loss of the flyback MOSFET.

In order to filter the noise spike at the ZCD pin so that there is no switching cycle triggered unwanted, it is recommended to use a 100 pF ceramic capacitor directly near the pin. As the capacitance of such ceramic capacitors varies with temperature, a COG/NPO ceramic capacitor is more suitable.

Note:

The filter capacitor at the ZCD pin is not used to delay the MOSFET turning on to realize the valley switching. This is done in the XDPL8221 internally.

The important parameters for designing the zero-crossing divider are summarized in the following table:

Table 27 Zero-crossing detection divider design parameters

| Parameter                         | Symbol               | Value    | Unit |
|-----------------------------------|----------------------|----------|------|
| ZCD pin voltage measurement range | V <sub>ZCD</sub>     | 0 ~ 2.66 | V    |
| Upper resistor of the ZCD divider | R <sub>ZCDH_FB</sub> | 68       | kΩ   |
| Lower resistor of the ZCD divider | R <sub>ZCDL_FB</sub> | 3.9      | kΩ   |
| Filter capacitor at the ZCD pin   | C <sub>ZCD</sub>     | 100      | pF   |

# 2.5.9 Flyback current sense resistor

As the flyback converter operates in the peak current control mode, the power is transferred from the primary to the secondary side with cycle by cycle current limitation. This peak current control mode compensates the bus voltage ripple automatically which contributes to the minimization of the secondary current output variation.

#### XDP™ Digital Power



#### Hardware design

The primary peak current is determined by sensing the voltage  $V_{CS}$  at the CS pin which is connected via a RC-filter to the current sensing shunt resistor. The output current  $I_{out}$  will then be calculated based on the output diode conduction time and the switching period.

The recommended operating voltage range at the CS pin is 0 V to slightly lower than 1.08 V. According to the calculated maximum primary peak current which calculated in the previous chapter, the shunt resistor must follow:

$$R_{cs\_FB} < \frac{1.08}{I_{p\_pk\_max\_FB}} = 0.46 \,\Omega$$

For a lower power consumption,  $R_{cs\_FB} = 0.33 \,\Omega$  is selected. To reduce the power stress of the shunt resistor, three parallel connected resistors of 1  $\Omega$  are used. For the control accuracy, resistors with tolerance less than 1% must be used. The power dissipation of each resistor is then calculated as:

$$P_{loss\_CS\_FB} = \frac{1}{2} * I_{p\_RMS}^2 * R_{cs\_FB}$$

In order to filter the voltage spike so that the peak current control is not wrongly triggered, there is a leading edge blanking time built inside the controller. Besides, an external filter is recommended as well. In the 100 W driver design, a RC-filter is used with  $R_{flt\_CS\_FB} = 470 \,\Omega$  and  $C_{flt\_CS\_FB} = 330 \,\mathrm{pF}$ . The capacitor should be placed directly near the CS pin.

The important parameters for designing the current sense resistor are summarized in the following table:

Table 28 Flyback converter current sense design parameters

| Parameter                                           | Symbol                 | Value             | Unit |
|-----------------------------------------------------|------------------------|-------------------|------|
| Flyback current sense pin voltage measurement range | $V_{cs\_FB}$           | 0 to 1.2          | V    |
| Flyback current sense shunt resistor                | R <sub>cs_FB</sub>     | 1    1    1= 0.33 | Ω    |
| Flyback current sense filter resistor               | R <sub>flt_CS_FB</sub> | 470               | Ω    |
| Flyback current sense filter capacitor              | C <sub>flt_CS_FB</sub> | 330               | pF   |

# 2.5.10 Flyback operating window

The XDPL8221 includes three different control schemes for a CC (constant current), CV (constant voltage) or LP (limited power) output. Different use cases require the controller to operate according to different operation schemes:

- In the case of typical LED strings, the forward voltage of the LED string determines the output voltage of the driver. XDPL8221 operates in CC and drives a constant output current I<sub>out\_full</sub> to the load. The forward voltage of the connected LED string has to be below a configurable maximum value V<sub>out\_set</sub>.
- In the case of LED loads including a power stage (e.g. Infineon BCR linear regulators or Infineon DC/DC buck ILD2111, ILD6150, ILD1151), XDPL8221 operates in CV, ensuring a constant voltage V<sub>out\_set</sub> to the load. The total output current drawn by the load has to be below a configurable maximum value I<sub>out\_full</sub>.
- In the case of a high output current set-point I<sub>out\_full</sub> and an overly long LED string which exceeds the configurable power limit P<sub>out\_set</sub>, XDPL8221 operates in LP to ensure that the power limit of the driver is not exceeded. The controller reduces the output current automatically, ensuring light output without any interruption even for overly long LED strings. The forward voltage of the connected LED string has to be below a configurable maximum value V<sub>out\_set</sub>.

For every update of the control loop, the control scheme is selected on the basis of the current operation conditions (output voltage  $V_{out}$  and output current  $I_{out}$ ) and their distance to the three limiting set-points ( $V_{out\_set}$ ,  $P_{out\_set}$  and  $I_{out\_ful}$ ):

#### XDP™ Digital Power

# infineon

#### Hardware design

- For CC schemes, the internal reference current I<sub>out\_full</sub> is weighted according to thermal management and a
  dimming curve to yield I<sub>out\_set</sub>. The calculated output current I<sub>out</sub> is compared with the weighted reference
  current I<sub>out\_set</sub> to generate an error signal for the output current.
- For CV schemes, the sensed output voltage V<sub>out</sub> at the ZCD pin is compared to a reference voltage V<sub>out\_set</sub> to generate an error signal for the output voltage.
- For LP schemes, the output current is limited to a maximum of I<sub>out\_set</sub> = P<sub>out\_set</sub> / V<sub>out</sub>.

Out of these three schemes, for each step the most critical error is selected (see Figure 23):

- If any set-point is exceeded, the largest error for power decrease is selected to bring the controller back to the desired operating point as quickly as possible.
- If the current operating conditions are below all three set-points, the smallest error for power increase is selected to avoid overshooting any set-point.

The selected error signal is fed into a compensator to control the gate driver switching parameters (i.e. duty-cycle and frequency) for the power MOSFET of the Flyback converter.

In dimming cases, the output current set-point  $I_{out\_set}$  is located between  $I_{out\_min}$  and  $I_{out\_full}$  and varies according to the sensed PWM duty cycle  $D_{DIM}$ . Dimming can be visualized by moving the vertical line for the output current set-point in Figure 23 from right to left.

Note: An operation in limited power mode can cause dimmer dead-travel until the controller enters constant current mode.



Figure 23 Flyback operating window

Attention: One or more of the output control schemes can be deactivated by configuration of the set-points.

Some examples are given below:

- The LP scheme is not active for P<sub>out\_set</sub> > V<sub>out\_set</sub> \* I<sub>out\_full</sub>. For such a configuration, the controller will only select between a CC and CV scheme.
- The CV scheme is not active for V<sub>out set</sub> = V<sub>out OV</sub> as the output overvoltage protection will be triggered.
- The CC scheme is not active for I<sub>out\_full</sub> = I<sub>out\_OC</sub> as the output overcurrent protection will be triggered.

#### XDP™ Digital Power

# infineon

#### Hardware design

The important parameters to set up the flyback converter output are summarized in the following table:

Table 29 Flyback converter operating window design parameters

| Parameter                                 | Symbol                 | Value | Unit |
|-------------------------------------------|------------------------|-------|------|
| Flyback non-dimmed output current         | $I_{\text{out\_full}}$ | 2500  | mA   |
| Flyback output voltage set-point          | $V_{out\_set}$         | 50    | V    |
| Flyback output power limitation set-point | P <sub>out_set</sub>   | 100   | W    |

# 2.5.11 Flyback multi-mode control

The control loop of XDPL8221 uses three different switching modes as shown in the following **Figure 24**. QRM1 is optimized for high efficiency at heavy loads while DCM and ABM are used in light load and dim-to-off conditions.



Figure 24 Flyback multi-mode control

• QRM1: This mode maximizes the efficiency by switching on the 1st valley of the ZCD signal. This ensures zero current switching with a minimum of switching losses. The power is controlled by regulating the primary peak current as given in the following formula:

 $P_o = \frac{1}{2} * L_{p_{\_FB}} * I_{p\_pk}^2 * f_{sw\_FB}$ 

With

$$\begin{split} I_{p\_pk} &= \frac{V_{CS\_OCP1}}{R_{CS\_FB}} \\ f_{sw\_FB} &= \frac{1}{\frac{L_{P\_FB} * V_{CS_{OCP1}}}{R_{CS_{FB}} * V_{bus}}} * \left(1 + \frac{N_s}{N_p} * \frac{V_{bus}}{V_{out}}\right) + 0.5 * T_{osc\_FB} \end{split}$$

• DCM: This mode is used if the peak current limit reaches its minimum value V<sub>CS\_min\_FB</sub>. To allow lower output power, the controller decreases the switching frequency f<sub>sw\_FB</sub>. Vally switching in the DCM is not guaranteed. The output power is calculated as following:

$$P_o = \frac{1}{2} * L_{p\_FB} * I_{p\_pk\_min}^2 * f_{sw\_FB}$$

With

$$I_{p\_pk\_min} = \frac{V_{CS\_OCP1\_min}}{R_{CS\_FB}}$$

#### XDP™ Digital Power



#### Hardware design

ABM: This mode is used if V<sub>CS\_OCP1</sub> cannot be reduced and the switching frequency f<sub>sw\_FB</sub> cannot be decreased anymore. To reduce power transfer, the controller will enter the active burst mode. The output power is calculated as following:

$$P_{o} = \frac{1}{2} * L_{p\_FB} * I_{p\_pk\_min}^{2} * N_{ABM\_FB} * f_{burst\_FB}$$

The minimum primary peak current  $I_{p\_pk\_min}$  is restricted by the minimum demagnetization time  $t_{demag\_min}$ :

$$I_{p\_pk\_min} = t_{demag\_min} * \frac{N_p}{N_s} * \frac{V_{out\_OV}}{L_{p\_FB}} = 0.34 A$$

And the mode change from QRM1 to DCM happens if the CS pin voltage:

$$V_{CS\_{\min}\_FB} \le I_{p\_pk\_{min}} * R_{CS\_FB} = 0.11 V$$

The minimum power in the DCM is limited by the transformer primary inductance L<sub>p\_FB</sub>, the minimum switching frequency f<sub>sw\_min\_FB</sub> and the minimum primary peak current I<sub>p\_pk\_min</sub>:

$$P_{o\_min} = \frac{1}{2} * L_{p_{FB}} * I_{p\_pk\_min}^2 * f_{sw\_min\_FB} = 0.92 W$$

The minimum power in the ABM is limited by the transformer primary inductance L<sub>p\_FB</sub>, the minimum primary peak current  $I_{p\_pk\_min}$ , the pulses number  $N_{ABM\_FB}$  and the burst frequency  $f_{burst\_FB}$ :

$$P_{o\_min} = \frac{1}{2} * L_{P_{FB}} * I_{p\_pk\_min}^2 * \frac{N_{ABM\_FB}}{t_{burst\ FB}} = 57.8\ mW$$

The important parameters to set up the flyback converter multi-mode control scheme are summarized in the following table:

Flyback converter multi-mode set-up design parameters Table 30

| Parameter                                                  | Symbol                 | Value | Unit |
|------------------------------------------------------------|------------------------|-------|------|
| Flyback minimum primary peak current                       | I <sub>p_pk_min</sub>  | 0.15  | Α    |
| Minimum demagnetization time                               | t <sub>demag_min</sub> | 2     | μs   |
| Flyback minimum CS voltage for the QR1 and DCM mode change | V <sub>CS_min_FB</sub> | 0.11  | V    |
| Flyback minimum output power in the DCM                    | P <sub>o_min_DCM</sub> | 0.92  | W    |
| Flyback minimum output power in the ABM                    | P <sub>o_min_ABM</sub> | 57.8  | mW   |
| Number of pulse in the ABM                                 | N <sub>ABM_FB</sub>    | 5     | -    |
| Burst frequency in the ABM                                 | f <sub>burst_FB</sub>  | 200   | Hz   |

Note:

If the load drops below the minimum load of  $P_{o\_min}$ , the output voltage will rise up to the output overvoltage threshold Vout\_ov and trigger the protection. An auto-restart can be used to keep the output voltage close to Vout\_ov until the load increases again.

#### 2.5.12 Flyback start-up control

After the bus voltage reaches the threshold V<sub>bus\_start\_FB</sub> for the flyback converter to start-up, the controller XDPL8221 initiates a soft-start for the flyback converter to minimize the switching stress for the flyback power MOSFET and secondary rectifier diode.

#### XDP™ Digital Power



#### Hardware design

As shown in the following Figure 25, after the start-up check, the flyback converter starts with switching frequency f<sub>sw start FB</sub> and the cycle-by-cycle current limit is increased in steps of V<sub>CS step</sub> with a configurable duration t<sub>softstart</sub> for each step. After the final limit level V<sub>CS\_max\_start\_FB</sub> has been reached, the output will be charged until the minimum output voltage V<sub>out start</sub> has been reached. At this condition, the Continuous Conduction Mode (CCM) as well as the output under-voltage protections are activated and the control loop takes over.



Figure 25 Flyback start-up control

- For CC schemes with LED strings at output: after the soft-start is finished, XDPL8221 control loop should take over with ABM and a very lower power transfer. The parameter ABM<sub>init</sub> should be set in CC and this prevents an incorrect output current before the PWM dimming level is detected. Vout\_start should be set lower than the  $V_{out\_min}$ .
- For CV schemes with DC-DC buck converter at output: Vout\_start should be set close to Vout\_set so that the softstart phase is extended to provide enough power for the buck converter power consumption. When the control loop take over after Vout\_start is reached, the proper power transfer is required so that there is no output voltage falling back (too low power transfer) and no output voltage over-shoot (too much power transfer). The parameter ABM<sub>init</sub> should be set in CV.

The important parameters to set up the flyback converter start-up control are summarized in the following table:

Flyback converter multi-mode set-up design parameters Table 31

| Parameter                                                                                        | Symbol                       | Value | Unit |
|--------------------------------------------------------------------------------------------------|------------------------------|-------|------|
| Bus voltage threshold for the flyback stage start-up                                             | $V_{bus\_start\_FB}$         | 460   | V    |
| Flyback soft-start switching frequency                                                           | $f_{\text{sw\_start\_FB}}$   | 20    | kHz  |
| Flyback soft-start peak current limit changing step                                              | $V_{CS\_step}$               | 0.11  | V    |
| Flyback peak current limit threshold to end the soft-start phase and enter output charging phase | V <sub>CS_max_start_FB</sub> | 0.6   | V    |
| Flyback soft-start time duration of each step                                                    | t <sub>softstart</sub>       | 0.5   | ms   |
| Flyback minimum output voltage for CC regulation                                                 | $V_{out\_min}$               | 16    | V    |

### XDP™ Digital Power



#### Hardware design

| Parameter                                                                                                                             | Symbol              | Value           | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|------|
| Flyback output voltage threshold for control loop to take over the regulation (for CC regulation with $V_{out\_min} = 16 \text{ V}$ ) | $V_{out\_start}$    | 12.5            | V    |
| ABM initialization optimization selection                                                                                             | ABM <sub>init</sub> | CC<br>(default) | -    |

#### Flyback protection features 2.5.13

Protections ensure the operation of the controller under restricted conditions. Protections are triggered if fault conditions are present longer than the blanking time configured for each protection. The controller will react to a triggered protection as configured. The following table defines which protections are enabled or disabled with respect to the state of the stages described in the last chapter:

Table 32 **Flyback Protection States** 

| Protection                                               | Stopped  | Start-Up | Regulation |
|----------------------------------------------------------|----------|----------|------------|
| Flyback primary over-current level 2 protection          | Disabled | Enabled  | Enabled    |
| Flyback output under-voltage protection at startup       | Disabled | Enabled  | Disabled   |
| Flyback output under-voltage protection during operation | Disabled | Disabled | Enabled    |
| Flyback output over-voltage protection                   | Disabled | Enabled  | Enabled    |
| Flyback output over-current protection                   | Disabled | Enabled  | Enabled    |
| Flyback output over-power protection                     | Disabled | Enabled  | Enabled    |
| Flyback CCM protection                                   | Disabled | Disabled | Enabled    |
| Flyback soft-start failure                               | Disabled | Enabled  | Disabled   |
| Flyback CSFB pin short to GND failure                    | Enabled  | Disabled | Enabled    |
| Flyback bus voltage plausibility check failure           | Disabled | Enabled  | Enabled    |
| Flyback missing data failure                             | Disabled | Disabled | Enabled    |

#### 2.5.13.1 Flyback primary over-current protection

The primary side overcurrent protection implemented in hardware covers fault conditions like a short in the transformer primary winding or an open CS pin. The primary side current is compared to a configurable overcurrent protection threshold  $V_{CS\_OCP2}$ . If the threshold is exceeded for longer than the blanking time t<sub>blank\_OCP2\_FB</sub>, the protection will be triggered. The flyback gate driver will be disabled at once by hardware and PFC stage is disabled, too by the firmware. After then, XDPL8221 will enter the auto-restart mode.

The important design parameters for primary over-current protection are summarized in the table below:

Table 33 Flyback primary over-current protection design parameters

| Parameter                      | Symbol                    | Value        | Unit | Configurable |
|--------------------------------|---------------------------|--------------|------|--------------|
| Flyback OCP level 2 threshold  | V <sub>CS_OCP2</sub>      | 1.6          | V    | No           |
| Blanking time for flyback OCP2 | t <sub>blank_CP2_FB</sub> | 250          | ns   | No           |
| Reaction for flyback OCP2      | -                         | Auto-Restart | -    | Yes          |

### XDP™ Digital Power

Hardware design



# 2.5.13.2 Flyback output under-voltage protection

In the case of a short in the output, the output voltage may drop to a very low level. Detection of the undervoltage of the output is realized by measurement using the ZCD pin. The output voltage is compared to a configurable under-voltage protection threshold  $V_{out\_UV}$ . If the threshold is exceeded for longer than the blanking time  $t_{blank\_out\_UV}$ , the protection will be triggered. Both PFC and flyback stages are disabled and XDPL8221 will enter auto-restart mode.

Output under-voltage protection is disabled during startup. The startup threshold V<sub>out\_start</sub> has to be configured higher than the under-voltage threshold to allow undershoots. This occurs especially for resistive loads.

The important design parameters for output under-voltage protection are summarized in the table below:

Table 34 Flyback Output Under-Voltage Protection Design Parameters

| Parameter                                         | Symbol                    | Value        | Unit | Configurable |
|---------------------------------------------------|---------------------------|--------------|------|--------------|
| Flyback under-voltage protection threshold        | $V_{\text{out\_UV}}$      | 8            | V    | Yes          |
| Blanking time for output under-voltage protection | t <sub>blank_out_UV</sub> | 1            | ms   | Yes          |
| Reaction for output under-voltage protection      | -                         | Auto-Restart | -    | Yes          |

# 2.5.13.3 Flyback output over-voltage protection

In case of an open output, the output voltage may rise to a high level. The Overvoltage detection of the output is provided by measurement at the ZCD pin. The output voltage is compared to a configurable overvoltage protection threshold  $V_{out\_ov}$ . If the threshold is exceeded for longer than the blanking time  $t_{blank\_out\_ov}$ , the protection will be triggered. Both PFC and flyback stages are disabled and XDPL8221 will enter auto-restart mode.

Note: The blanking time  $t_{blank\_Vout\_oV}$  should be set to the minimum value to minimize overshoots of the

output voltage above the protection threshold.

Note: This protection is usually triggered if the output is open or the output load drops below the minimum

load  $P_{min}$ .

The important design parameters for output over-voltage protection are summarized in the table below:

Table 35 Flyback output over-voltage protection design parameters

| Parameter                                        | Symbol                    | Value   | Unit | Configurable |
|--------------------------------------------------|---------------------------|---------|------|--------------|
| Flyback over-voltage protection threshold        | $V_{\text{out\_OV}}$      | 53      | V    | Yes          |
| Blanking time for output over-voltage protection | t <sub>blank_out_OV</sub> | 0.2     | ms   | Yes          |
| Reaction for output over-voltage protection      | -                         | Auto-   | -    | Yes          |
|                                                  |                           | Restart |      |              |

In addition to the output over-voltage provides by the XDPL8221 from the primary side, there are also two other analog hardware protection features necessary against the output over-voltage:

- To protect the secondary output capacitors, a zener diode with a current limitation resistor will clamp the output voltage under the voltage rating of the output capacitor.
- An active bleeder at the secondary side will discharge the output capacitor continuously if the flyback converter is in the auto-restart or latch mode.

### XDP™ Digital Power

Hardware design



# 2.5.13.4 Flyback output over-current protection

Overcurrent detection in the output current is provided on the basis of the calculated output current. The calculated output current is compared to a configurable overcurrent protection threshold I<sub>out\_OC</sub>. If the threshold is exceeded for longer than the blanking time t<sub>blank\_out\_OC</sub>, the protection will be triggered. Both PFC and flyback stages are disabled and XDPL8221 will enter auto-restart mode.

Table 36 Flyback output over-current protection design parameters

| Symbol                    | Value               | Unit                                                    | Configurable                                                                                                             |
|---------------------------|---------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| I <sub>out_OC</sub>       | 2750                | mA                                                      | Yes                                                                                                                      |
| t <sub>blank_out_OC</sub> | 1                   | ms                                                      | Yes                                                                                                                      |
| -                         | Auto-               | _                                                       | Yes                                                                                                                      |
|                           | I <sub>out_OC</sub> | l <sub>out_OC</sub> 2750<br>t <sub>blank_out_OC</sub> 1 | I <sub>out_OC</sub> 2750         mA           t <sub>blank_out_OC</sub> 1         ms           -         Auto-         - |

# 2.5.13.5 Flyback output over-power protection

Overpower detection of the output power is provided on the basis of the calculated output power. The calculated output power is compared to a configurable overpower protection threshold  $P_{out\_OP}$ . If the threshold is exceeded for longer than the blanking time  $t_{blank\_out\_OP}$ , the protection will be triggered. Both PFC and flyback stages are disabled and XDPL8221 will enter auto-restart mode.

Table 37 Flyback output over-current protection design parameters

| Parameter                                        | Symbol                    | Value            | Unit | Configurable |
|--------------------------------------------------|---------------------------|------------------|------|--------------|
| Flyback over-current protection threshold        | P <sub>out_OP</sub>       | 105              | W    | Yes          |
| Blanking time for output over-voltage protection | t <sub>blank_out_OP</sub> | 1                | ms   | Yes          |
| Reaction for output over-voltage protection      | -                         | Auto-<br>Restart | -    | Yes          |

# 2.5.13.6 Flyback CCM protection

Continuous conduction mode (CCM) operation occurs when the magnetizing current does not decrease to zero before the next switching cycle starts. This happens usually in the soft-start phase or when the output voltage is shorted. However, when the output is over-loaded or bus voltage is too low, the inductor peak current will be very high and the demagnetizing of the flyback transformer cannot be operated completely, too. In the soft-start phase, the CCM operation is allowed for limited time but in other conditions, XDPL8221 must enter the protection mode.

The CCM operation is monitored at the flyback ZCD pin. When the ZCD signal does not come till the maximum switching period time-out happens, it will be treated as a CCM cycle. If the CCM operation happens beyond the blanking time  $t_{blank\_CCM\_FB}$ , both PFC and flyback stages are disabled and XDPL8221 will enter auto-restart mode.

The important design parameters for flyback CCM protection are summarized in the table below:

#### Table 38 Flyback CCM protection design parameters

#### XDP™ Digital Power



#### Hardware design

| Parameter                               | Symbol                    | Value        | Unit | Configurable |
|-----------------------------------------|---------------------------|--------------|------|--------------|
| Blanking time for flyback CCM operation | t <sub>blank_CCM_FB</sub> | 1            | ms   | Yes          |
| Reaction flyback CCM protection         | -                         | Auto-Restart | -    | Yes          |

#### 2.5.13.7 Soft-start failure

When the bus voltage is very low or the output is over-loaded/shorted, the start-up time of the flyback converter is very long. In both cases, the protection is triggered and XDPL8221 will enter the auto-restart mode. The flyback soft-start time is monitored from the moment that the bus voltage reaches threshold to start flyback converter till the secondary output voltage reaches the threshold V<sub>out\_start</sub>. If this time exceeds the defined maximum allowed flyback soft-start time t<sub>start\_max\_FB</sub>, protection will be triggered. Both PFC and flyback stages are disabled and XDPL8221 will enter auto-restart mode.

The important design parameters for flyback soft-start failure are summarized in the table below:

Table 39 Flyback soft-start failure design parameters

| Parameter                                    | Symbol                    | Value        | Unit | Configurable |
|----------------------------------------------|---------------------------|--------------|------|--------------|
| Voltage threshold for flyback soft-start end | $V_{\text{out\_start}}$   | 12.5         | V    | Yes          |
| Maximum allowed flyback soft-start time      | t <sub>start_max_FB</sub> | 30           | ms   | Yes          |
| Reaction flyback soft-start failure          | -                         | Auto-Restart | -    | Yes          |

# 2.5.13.8 Other flyback protections

XDPL8221 includes additional protections to ensure the integrity and correct flow of the firmware.

- A hardware weak pull-up protects against an open CSFB pin. The CSFB OCP2 will be triggered for an open CSFB pin.
- A firmware watchdog protects against the CSFB pin becoming shorted to GND. The protection triggers if the sampled CSFB voltage is less than 97.6 mV for longer than the blanking time of t<sub>softstart</sub>.
- A firmware plausibility check ensures that both bus voltage measurements using the ZCD and VS pins are consistent.
- A firmware watchdog supervises correct data handling of the flyback.

# 2.6 Design the power supply for XDPL8221

The power supply for the controller XDPL8221 is provided by the capacitors connected to the  $V_{cc}$  pin. It is strongly recommended to use both electrolytic capacitor and ceramic capacitor parallel connected as  $V_{cc}$  capacitors. Due to its high capacitance, electrolytic capacitor is suitable as charge stores but has a bad AC coupling behavior. Ceramic capacitor in the contrary has an excellent AC decoupling effect but has a capacitance derating strongly dependent on voltage and temperature. There are three different way to charge the  $V_{cc}$  capacitors for power supply of XDPL8221:

#### Start-up Cell

At every cold start, after the AC or DC is applied at input, the  $V_{cc}$  capacitors are charged by the start-up cell before the  $V_{cc}$  reaches the on-threshold. The start-up cell is connected through the HV pin to the rectified AC or DC input. After the XDPL8221 is active, the start-up cell is switched off. The charging current is dependent on the RMS value of the input voltage. Using AC input as example, the maximum charge current through the start-up cell happens at maximum AC input:

#### **XDP™ Digital Power**

#### Hardware design



$$I_{HV\_max} = \frac{\sqrt{2} * V_{in\_max\_rms}}{R_{HV}} = 6.52 \ mA$$

And the minimum charge current through the start-up cell happens at minimum AC input:

$$I_{HV\_min} = \frac{\sqrt{2} * V_{in\_min\_rms}}{R_{HV}} = 2.83 mA$$

#### PFC auxiliary winding

When the XDPL8221 is active, the start-up cell will be switched off. After the input AC/DC detection, XDPL8221 will start PFC boost converter. The  $V_{cc}$  capacitors can be then charged by the PFC auxiliary winding. Due to the slowly increased voltage difference across the PFC boost inductor in the start-up phase, the charging current is very limited at the beginning. It is recommended to use a charge pump together with a linear regulator for the power supply. The linear regulator ensures that the  $V_{cc}$  is under the over-voltage threshold and the zener diode can be so selected that later when the flyback converter is active, the PFC auxiliary winding power supply can be disabled.

It is recommended to design the charge pump using PFC auxiliary winding as strong as enough. Because in the flyback soft-start phase or very light load condition, the energy comes from the flyback auxiliary winding is very limited. The bus voltage in those cases will be over set point and thus in the DCM which leads very small on time. To ensure that the voltage of  $V_{cc}$  capacitors does not fall below the off threshold, the on time of PFC in the DCM should be chosen correctly.

If an average IC power consumption of 8 mA is assumed and the  $V_{cc}$  must be hold higher than the off-threshold for 15ms without any power supply due to the PFC input check, the  $V_{cc}$  capacitors must fulfill following requirement:

$$C_{Vcc} > \frac{I_{IC\_avg\_startup}}{V_{Vcc\_on\_min} - V_{Vcc\_off}} * 15 ms = 9.2 \,\mu F$$

#### Flyback auxiliary winding

After the bus voltage is boosted to the threshold to start flyback converter, the charging of  $V_{cc}$  capacitors should be taken over by the flyback auxiliary winding actually. But as the flyback stage starts with soft-start phase and the power transfer is low before the PWM dimming level is detected, it is strongly recommended to design an sufficient energy puffer from the PFC charge pump so that the Vcc won't drop below the UVLO level. In case of deep dimming condition, bleeders for the bus voltage or at secondary output could help to hold the  $V_{cc}$  power supply. The flyback auxiliary winding can be designed either in forward mode or in flyback mode.

Table 40 Design considerations for the Vcc power supply using flyback auxiliary winding

|              | Forward Mode                                                                                                             | Flyback Mode                                                                                                                                                                         |
|--------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Descriptions | V <sub>cc</sub> capacitors are charged when the primary MOSFET turns on.                                                 | V <sub>cc</sub> capacitors are charged when the primary MOSFET turns off and secondary output capacitors are charged.                                                                |
| Advantages   | The winding voltage is only dependent on<br>fixed bus voltage and thus almost<br>constant. No Vcc regulator is required. | In the dim-to-off condition, the flyback<br>mode auxiliary winding can be used as<br>bleeder which takes over part of the<br>unwanted energy transferred to the<br>secondary output. |

## XDP™ Digital Power



### Hardware design

|               | Forward Mode                                                                                                                                                                | Flyback Mode                                                                                                                                                                                          |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | The energy transfered in forward mode<br>does not have influence on the accuracy<br>of flyback primary side regulation.                                                     |                                                                                                                                                                                                       |
| Disadvantages | In the dim-to-off condition, the forward mode auxiliary winding cannot be used as bleeder which takes over part of the unwanted energy transferred to the secondary output. | The winding voltage changes according to<br>the forward voltage of LED, which varies<br>due to the different connected LED type or<br>in dimming condition. Therefore a Vcc<br>regulator is required. |
|               |                                                                                                                                                                             | The energy transfer to Vcc capacitors in<br>the flyback mode has influence on the<br>accuracy of flyback primary side<br>regulation.                                                                  |

With the winding turns-ratio  $N_p/N_{p\_aux\_FWD}$  of 32:1 and the voltage drop 1 V of the rectifier diode, the  $V_{cc}$  voltage is around 15 V. The zener diode of the linear regulator for PFC auxiliary winding power supply should be selected as 12 V so that the PFC power supply is disabled after flyback converter is active.

In the 100 W driver reference design, there are two V<sub>cc</sub> capacitors of 15.1 μF all together connected parallel directly to the V<sub>cc</sub> pin: One electrolytic capacitor of 15µF and one ceramic capacitors of 100nF. The ceramic capacitors should be placed directly near the V<sub>cc</sub> pin. At the start-up, the maximum time to charge these capacitors to the V<sub>cc</sub> on-threshold is:

$$t_{HV\_charge} = C_{Vcc} * \frac{V_{Vcc\_on\_max}}{I_{HV\ min}} = 117\ ms$$

With a start-up time 50ms of PFC and 30ms start-up time for flyback, the time-to-light can be controlled within 250ms as following calculated:

$$time_{to_{light}} = t_{HV_{charge}} + t_{startup_{PFC}} + t_{startup_{FB}} = 197 \text{ ms}$$

The important parameters for designing the power supply for XDPL8221 are summarized in the following table:

Table 41 Power supply for XDPL8221 design parameters

| Parameter                            | Symbol                 | Value       | Unit |
|--------------------------------------|------------------------|-------------|------|
| Minimum AC input voltage             | $V_{in\_AC\_min\_rms}$ | 120         | Vrms |
| Maximum AC input voltage             | $V_{in\_AC\_min\_rms}$ | 277         | Vrms |
| Maximum V <sub>cc</sub> on threshold | $V_{Vcc\_on\_max}$     | 22          | V    |
| Minimum V <sub>cc</sub> on threshold | $V_{Vcc\_on\_min}$     | 20.5        | V    |
| V <sub>cc</sub> off threshold        | $V_{Vcc\_off}$         | 6           | V    |
| HV current limitation resistor       | R <sub>HV</sub>        | 20x3=60     | kΩ   |
| V <sub>cc</sub> capacitor            | C <sub>Vcc</sub>       | 15+0.1=15.1 | μF   |

#### 2.7 Design the bleeder

The bleeder is used to discharge the output capacitors, which has the following meanings:

#### XDP™ Digital Power



#### Hardware design

- The output capacitors need to be discharged if the LED module is disconnected so that when another one with lower forward voltage connected will not get damaged.
- In the case of Dim-to-off, output bleeder helps to keep the output voltage under the LEDs forward voltage so that LED does not light.
- In the case of Dim-to-off, output bleeder works as the load for the flyback instead of LEDs so that the secondary auxiliary winding gets power supply for the dimming circuit.

There are two different bleeders which can be use:

Passive bleeder

Resistors can be used as passive bleeder which always discharges the output capacitors. This has the disadvantage of lower power efficiency in the light load and standby mode.

Active Bleeder

There are switches which switch on the passive bleeder conditionally is used as active bleeder. The passive bleeder only works if necessary which will lead to better power efficiency in the light load and standby mode.

In the XDPL8221 reference design, two kind of bleeders are designed for difference purposes:

Passive weak bleeder

Weak bleeder discharges the all the time in the operation. It will generate a small load even in the very light load condition which can be very important for the XDPL8221 and dimming circuit power supply. This bleeder can also be used if customers wish to have a constant output voltage when the output is open. In this case, a stronger passive bleeder is required and higher power consumption is expected.

For designing the XDPL8221 in the constant voltage application or constant current application using UART dimming (without requirement of secondary side dimmer power supply), a weak bleeder is enough.

Active strong bleeder

Strong bleeder is used in the auto-restart mode or dim-to-off condition. As the power supply for the dimming circuit has to be ensured in the dim-to-off condition, strong bleeder discharges the output so that LED does not light and flyback also transfer energy for the dimming circuit. The bleeder will be controlled only when the flyback switching stops for certain time, which reduce the power consumption in the dim-to-off condition.

The active bleeder consists of three mainly parts: charge pump, two MOSFET switches and discharge resistor. As the schematic shows below in the **Figure 26**, if the flyback converter is in the normal operation, the charge pump will charge the capacitor C106 continuously and the MOSFET Q101 is on and Q100 is off. There is no discharge of the output capacitor. If the flyback converter is in the auto-restart or latch mode, capacitor C106 will be discharged so the MOSFET Q101 is off and Q100 is on. The output capacitor is discharged. The discharge resistors R103 and R104 decides the discharge current and the discharge resistor R105 for capacitor C106 decides how long after the no-switching of the flyback converter the discharge should begin.

The bleeder has a deciding meaning for the system standby power in the dim-to-off as well output open conditions.

- For CC schemes with LED Strings at output: both passive and active bleeders are needed.
- For CV schemes with DC-DC buck converter at output: no bleeder is needed normally.

#### XDP™ Digital Power

Hardware design





Figure 26 Active bleeder reference design schematic

# 2.8 Design the adaptive temperature protection

XDPL8221 offers two kinds of temperature protections:

Internal over-temperature protection: it initiates a shut-down once the critical temperature level T<sub>critical</sub> is exceeded. As shown in Figure 27, once the internal temperature sensor exceeds T<sub>critical</sub>, XDPL8221 will trigger internal over-temperature protection. If the controller is configured to react with auto-restart, it will only restart after the temperature drops below T<sub>start</sub>.



Figure 27 Internal over-temperature protection

External adaptive temperature protection:

XDPL8221 provides adaptive temperature protection using external temperature sensors. This feature reduces the output current according to temperature to protect the load and driver against over-temperature. As long as the resistance of the external connected NTC is lower than the temperature threshold  $R_{\text{NTC,hot}}$ , the current is gradually reduced from the maximum current  $I_{\text{out,set}}$ , as shown in **Figure 28**. If the resistance of the NTC is higher than threshold  $R_{\text{NTC,hot}}$ , the output current is gradually increased again. This allows the controller to ensure operation at or below a temperature matching to  $R_{\text{NTC,hot}}$ .

If a reduction down to a minimum current  $I_{out\_red}$  is not able to compensate for any continued increase in temperature, over-temperature protection is triggered when  $T_{critical}$  is exceeded and XDPL8221 will enter autorestart mode. After the temperature decreases to the safe level of  $T_{start}$ , the system will go back to the normal operation again.

## XDP™ Digital Power



#### Hardware design



Figure 28 **Adaptive temperature protection** 

Note:

Please note that the internal temperature sensor can only protect external components which have sufficient thermal coupling to XDPL8221. The external temperature sensor can be used to protect the temperature of external components (e.g. power MOSFETs or LED engine).

If an external NTC resistor is connected at the temp pin, the temperature threshold will be converted correspondingly to the NTC resistor value.

The important parameters for designing the adaptive temperature protection for XDPL8221 are summarized in the following table:

Table 42 Adaptive temperature protection design parameters

| Parameter                                                                                 | Symbol                | Value        | Unit         |
|-------------------------------------------------------------------------------------------|-----------------------|--------------|--------------|
| Internal temperature threshold to trigger the internal over-temperature protection        | T <sub>critical</sub> | 110          | °C           |
| Internal temperature threshold to activate the adaptive temperature protection            | T <sub>start</sub>    | 100          | °C           |
| Time step to reduce the output current in the adaptive temperature protection             | t <sub>step</sub>     | 2            | S            |
| Minimum output current level in the in the adaptive temperature protection                | I <sub>out_red</sub>  | 200          | mA           |
| Current step to reduce the output current in the adaptive temperature protection          | I <sub>out_step</sub> | 5            | mA           |
| External NTC resistor value threshold to trigger the external over-temperature protection | $R_{NTC\_critical}$   | 1657         | Ω            |
| External NTC resistor value threshold to activate the adaptive temperature protection     | R <sub>NTC_hot</sub>  | 2293         | Ω            |
| Reaction internal over-temperature protection                                             | -                     | Auto-Restart | configurable |
| Reaction external over-temperature protection                                             | -                     | Auto-Restart | configurable |

### XDP™ Digital Power

Hardware design



# 2.9 Design the dimming interface

There are two dimming interface designed for the XDPL8221: PWM dimming or UART dimming.

#### PWM dimming

The analog output current will be regulated continuously according to the duty cycle of the PWM dimming signal. For PWM dimming, the PWM pin is used to sense the duty cycle of the applied PWM signal to determine the output current level. The XDPL8221 can be configured to use either a linear or a quadratic dimming curve. Either normal or inverted dimming curves can be selected.



Figure 29 Configurable dimming curves

**Figure 29** shows the relationship of the PWM duty cycle to the output current target value. Configurable levels  $D_{DIM\_min}$  and  $D_{DIM\_max}$  ensure that the minimum current  $I_{out\_min}$  and maximum current  $I_{out\_full}$  can always be achieved, thereby making the application robust against component tolerances.

Using the optional Dim-to-Off feature, the light output can be stopped without removal of input voltage. In Dim-to-off, the controller will enter auto-restart operation to minimize power consumption. The auto-restart recharges the output voltage to a minimum output voltage of  $V_{out\_start}$  to measure the PWM duty cycle. With this feature, the output voltage can be maintained in a specific range by configuration of the startup voltage  $V_{out\_start}$  and auto-restart time  $t_{AR}$ , and by dimensioning of an active or passive output bleeder. If  $V_{out\_start}$  is configured to be low enough than the minimum forward voltage of the LED string, the LEDs will show no light in this state.

Note:

Either an active or passive output bleeder is required to allow the controller to maintain the output voltage if the Dim-to-Off feature is enabled. Dim-to-Off is entered if the PWM duty cycle exceeds the configurable threshold  $D_{\text{DIM},\text{off}}$  (see purple line in **Figure 29**). As soon as the duty cycle exceeds  $D_{\text{DIM},\text{on}}$ , the controller will start to continuously regulate output voltage or output current again.

#### UART dimming

The analog output current will be regulated continuously according to the percentage of the maximum output current which input through the UART command.

Note:

To ensure the correct output current in dimming condition, the right dimming interface must be selected correspondingly in the CSV file and burned as parameter. If the UART dimming is selected, the pin voltage level at PWM pin must match the 100% dimming output current according to the dimming curve direction.

#### · Minimum output current

The minimum output current is decided by the minimum output power Po min and the output voltage Vout:

## XDP™ Digital Power

# Hardware design



$$I_{out\_min} = \frac{P_{o\_min}}{V_{out}}$$

For both CV and CC schemes, the possible smallest output current happens with the highest output voltage Vout\_set = 48 V. For LED strings with lower output voltage, the minimum output current is higher. In order to design 1% dimming for all LED strings output voltage, the minimum output power must be designed according to the lowest output voltage.

The important parameters for designing the dimming interface of XDPL8221 are summarized in the following table:

Table 43 **Dimming interface design parameters** 

| Parameter                                         | Symbol                      | Value            | Unit |
|---------------------------------------------------|-----------------------------|------------------|------|
| Dimming type                                      | -                           | PWM/UART         |      |
| Dimming curve                                     | -                           | Linear/Quadratic | -    |
| Dimming curve direction                           | -                           | Normal/Inverted  | -    |
| Duty cycle threshold to enter dim-to-off state    | <b>D</b> <sub>DIM_off</sub> | 5                | %    |
| Duty cycle threshold to leave dim-to-off state    | D <sub>DIM_on</sub>         | 7                | %    |
| Maximum duty cycle for the full output current    | D <sub>DIM_max</sub>        | 95               | %    |
| Minimum duty cycle for the minimum output current | <b>D</b> <sub>DIM_min</sub> | 10               | %    |
| Minimum output current                            | I <sub>out_min</sub>        | 48               | mA   |

#### **UART Interface** 2.10

The digital controller XDPL8221 provides the UART command interface, which allows to control the operation of the LED driver as well as to read out the operating status information from the controller. In case that the communication interface must be isolated, two separated opto-coupler must be used for receiving and transmission as shown in the following **Figure 30**:



**Isolated UART command interface** Figure 30

Note: To ensure an error-free UART communication, a filter capacitor of max 1 nF is recommended.

The selection of opto-coupler is related to the UART baud rate, as the XDPL8221 has a flexible UART baud rate between 9600 and 57600. Low speed opto-couplers can be used when lower UART baud rate is selected and XDPL8221 is externally power supplied by another DC source. However, expensive high speed opto-coulpers

### XDP™ Digital Power

# infineon

#### Hardware design

must be used when XDPL8221 is self supplied. For more design information about XDPL8221 UART interface, please refer the application note "XDPL8221 UART Interface [4]".

## 2.11 PCB Layout guidelines

Printed Circuit Board (PCB) layout and design are very important for switching power supplies where the voltage and current change with high dv/dt and di/dt. Good PCB layout minimizes excessive EMI and prevents the power supply from being disrupted during surge / ESD tests. AS XDPL8221 combines the PFC boost and flyback in one controller, to prevent the interference of these two stages plays also a very critical role in the PCB layout. The following guidelines are recommended for layout designs:

# 2.11.1 Star connection of grounding

A good grounding of XDPL8221 is proven to minimize the risk of mutual interference among signals:

- The electrolytic PFC bulk cap ground is taken as the system ground reference at primary side. The other power
  ground of PFC stage, flyback main stage, MOSFET/Diode heatsink and EMI return ground should have
  separated connections to this system ground reference point in a star structure with preferably thick and
  short traces.
- The second ground reference is the ground of the XDPL8221 V<sub>CC</sub> electrolytic capacitor which should be placed close to the IC. The flyback auxiliary winding ground is treated as power ground and should be connected to this second ground reference directly with a preferably thick and short trace.
- The V<sub>cc</sub> electrolytic capacitor ground should be connected to the PFC bulk cap ground directly with a preferably thick and short trace.
- The ground of the XDPL8221 should be first connected to the V<sub>cc</sub> ceramic capacitors ground and then to the V<sub>cc</sub> electrolytic capacitor ground with a preferably short and thick PCB track.
- All ground connections of small signals like CS, ZCD, PWM and UART around the controller XDPL8221 should be connected to the V<sub>CC</sub> ceramic capacitors ground with preferably short traces in a star structure.

# 2.11.2 Filtering capacitors of XDPL8221

Generally, filtering capacitors are used to suppress the high frequency noises which could cause interference or ground shifting when entering IC controller and will trigger some protections unwanted. These capacitors are usually made from ceramic and must be placed very close to the XDPL8221 and the ground of them must be connected to the IC ground as short as possible.

- V<sub>CC</sub> pin filter capacitor: 100 nF ceramic capacitor recommended
- PFC VS pin filter capacitor: 1 nF ceramic capacitor recommended
- Flyback ZCD pin filter capacitor: 100 pF ceramic capacitor recommended
- Flyback CS pin filter capacitor: 330 pF ceramic capacitor recommended
- PWM pin filter capacitor: 100 pF ceramic capacitor recommended
- UART pin filter capacitor: maximum 1 nF ceramic capacitor recommended at room temperature, with increased environmental temperature, the value should be decreased.
- TEMP pin filter capacitor: maximum 1 nF ceramic capacitor recommended
- An optional 100 nF high-frequency-and-high-voltage bypass capacitor is recommended to be mounted in parallel with the PFC bulk capacitor, and close to the PFC MOSFET and PFC diode, to suppress EMI.

# 2.11.3 PFC Voltage sense circuit

The design and layout of the PFC voltage sense circuit play a critical role for the PFC boost stage operation, or over-voltage protection could be triggered unwanted by wrong layout. The trace of the sensing divider must be

#### XDP™ Digital Power

# infineon

#### Hardware design

as short as possible and must be routed as far as possible from the PFC and flyback MOSFET. The filter capacitor of 1 nF is mandatory and must be placed directly at the pin.

## 2.11.4 Minimum current loop

Minimized power and gate current loop areas reduce the radiated EMI noise and interference to the other signal traces.

- The PFC and flyback power current flowing loop area should be minimized as small as possible.
- The gate current of PFC and flyback stage should be minimized as small as possible and if allowed, the gate current should has its own ground trace back to the XDPL8221 ground instead of using the power ground traces.

# 2.11.5 Other layout considerations

- It is suggested that the track to **HV** pin shall be kept away from other small signal tracks. The distance is better to be more than 3 mm.
- Keep distance of small signal tracks from MOSFET drain trace of at least 4mm.
- Any PCB track with high current should be designed as short and wide as possible to reduce the parasitic inductance like traces through the MOSFET Drain-Source and shunt resistors.
- The ground traces should be designed as wide as possible and better as area if possible. This helps also increase the immunity to noise.
- The PFC and flyback MOSFET drain tracks should be designed to areas and as large as possible if SMD packages are used. These areas are used as heat sink and spread the heat dissipated by the MOSFETs.
- An ESD protection diode is recommended to be designed for the UART pin as it may be touchable through the programming connector.

XDP™ Digital Power

**Configuration setup and procedures** 



#### **Configuration setup and procedures** 3

As the XDPL8221 is default burned with parameters for 50 W Infineon reference board, users must configure the XDPL8221 with calculated 100 W driver hardware components and other parameters values. This is achieved by entering the hardware configuration and the application's requirements into the .dp Vision tool. Based on this data, the .dp Vision tool will automatically calculate all relevant parameters. The tool allows the user to test the ICs with the parameters and finally to burn the parameters into the ICs.

#### 3.1 **Design parameters**

The parameters are defined with the default values in the CSV file. This is provided by Infineon and available under <a href="http://www.infineon.com/cms/en/product/promopages/digital-power">http://www.infineon.com/cms/en/product/promopages/digital-power</a> to be downloaded. After opening an existing configuration CSV file, it is necessary to enter the appropriate values calculated previously. All available parameters for 100 W driver design are described in the "XDPL8221 100 W CSV File Description [3]".

Note:

.dpVision will check the plausibility of the parameters values which are input by the user. If any value violates the limits, the value will turn red and a warning will appear. The limits may also be dependent on other user inputs.

#### 3.2 XDPL8221 Configuration

To configure the parameters of the digital controller XDPL8221, please refer "First Steps with XDPL8221 [5]".

# **XDP™ Digital Power**

#### References



# References

- [1] XDPL8221 Datasheet
- [2] .dp Vision – Basic Mode User Manual
- [3] XDPL8221 100 W CSV File Description
- [4] XDPL8221 UART Interface
- [5] First Steps with XDPL8221
- [6] Power Management Selection guide: http://www.infineon.com/powermanagement-selectionguide

# XDP™ Digital Power

Table of contents



# **Revision history**

| Document version | Date of release | Description of changes             |
|------------------|-----------------|------------------------------------|
| 1.1              | 2019-09-28      | Modifed chapter UART communication |
| 1.0              | 2018-10-23      | First release                      |
|                  |                 |                                    |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2019-09-28
Published by
Infineon Technologies AG
81726 Munich, Germany

© 2020 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

Document reference DG\_1711\_PL39\_1712\_143020

#### IMPORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contair dangerous substances. For information on the types in question please contact your nearest Infineor Technologies office.

Except as otherwise explicitly approved by Infineor Technologies in a written document signed by authorized representatives of Infineor Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof car reasonably be expected to result in personal injury.