

## **General description**

EZ-PD™ CCG7S is a highly integrated single-port USB Type-C Power delivery (PD) solution with an integrated buck-boost controller. It complies with the latest USB Type-C and PD specifications, and is targeted for automotive charger applications such as head unit (HU) chargers, rear seat entertainment (RSE) and rear seat chargers (RSC). Integration offered by EZ-PD™ CCG7S not only reduces the BOM but also provides a footprint optimized solution for automotive charging needs. It also includes hardware-controlled protection features on the VBUS. EZ-PD™ CCG7S supports a wide input voltage range (4 V–24 V with 40 V tolerance) and programmable switching frequency (150 kHz–600 kHz) in an integrated PD solution.

EZ-PD™ CCG7S is the most programmable USBPD solution with an on-chip 32-bit Arm® Cortex®-M0 processor, 128-KB flash, 16-KB RAM and 32-KB ROM that leaves most flash available for user application use. It also includes various analog and digital peripherals such as ADC, PWMs and timers. The inclusion of a fully programmable MCU with analog and digital peripherals allows the implementation of custom system management functions such as power throttling, load sharing, temperature monitoring, and fault logging.

## **Applications**

- · Head unit (HU) charger
- · Rear seat charger (RSC)
- Rear seat entertainment (RSE)

#### **Features**

- USBPD
  - Supports one USBPD port
  - Supports latest USBPD 3.1 including programmable power supply (PPS) mode
  - Extended data messaging
- Type-C
  - Configurable resistors R<sub>p</sub> and R<sub>d</sub>
  - VBUS provider NFET Gate driver
  - Integrated 100-mW VCONN power supply and control
- 1x buck-boost controller
  - 150 kHz to 600 kHz switching frequency
  - 4.5 V to 24 V input, 40V tolerant
  - 3.3 V to 21.5 V output
  - 20-mV voltage and 50-mA current steps for PPS
  - Supports selectable pulse skipping mode (PSM) and forced continuous current/conduction mode (FCCM)
  - Supports soft start
  - Programmable spread spectrum frequency modulation for low EMI
- 1x legacy/proprietary charging block
  - Supports Qualcomm QC 2.0/3.0/4.0/5.0, Apple charging 2.4 A, Samsung adaptive fast charging (AFC), USB BC 1.2



#### **Features**

- · System-level fault protection
  - On-chip VBUS overvoltage protection (OVP), overcurrent protection (OCP), undervoltage protection (UVP)
  - VBUS to CC short protection
  - VBAT to GND protection FET gate driver
  - Under-voltage lockout (UVLO)
  - Supports over-temperature protection through integrated ADC circuit and internal temperature sensor
  - Supports connector and board temperature measurement using external thermistors
- 32-bit MCU subsystem
  - 48-MHz Arm® Cortex®-M0 CPU
  - 128-KB Flash
  - 16-KB SRAM
  - 32-KB ROM
- Peripherals and GPIOs
  - Up to 13 GPIOs including two overvoltage GPIOs
  - 2x 8-bit ADC
  - 8x 16-bit timer/counter/PWMs (TCPWM)
- · Communication interfaces
  - 3x SCBs (I<sup>2</sup>C/SPI/UART/LIN)
- Clocks and oscillators
  - Integrated oscillator eliminating the need for an external clock
- · Power supply
  - 4 V to 24 V input (40 V tolerant)
  - 3.3 V to 21.5 V output
  - Integrated LDO capable of 5 V @ 75 mA
- Packages
  - 40-pin QFN, wettable flank, AEC-Q100
  - Supports automotive ambient temperature range ( $-40^{\circ}$ C to  $+105^{\circ}$ C) with 125°C operating junction temperature



Logic block diagram

## Logic block diagram



## Functional block diagram





Table of contents

## Table of contents

| General description                                 | 1  |
|-----------------------------------------------------|----|
| Applications                                        | 1  |
| Features                                            |    |
| Logic block diagram                                 | 3  |
| Functional block diagram                            | 3  |
| Table of contents                                   | 4  |
| 1 Functional overview                               | 5  |
| 1.1 MCU subsystem                                   | 5  |
| 1.2 USBPD subsystem                                 | 5  |
| 1.3 Buck-boost subsystem                            | 8  |
| 1.4 Buck-boost controller operation regions         | 10 |
| 1.5 Analog blocks                                   |    |
| 1.6 Integrated digital blocks                       | 12 |
| 1.7 I/O subsystem                                   | 13 |
| 1.8 System resources                                | 14 |
| 2 Power subsystem                                   | 15 |
| 2.1 VIN under-voltage lockout (UVLO)                | 16 |
| 2.2 Using external VDDD supply                      | 16 |
| 2.3 Power modes                                     | 16 |
| 3 Pin list                                          | 17 |
| 4 EZ-PD™ CCG7S programming and bootloading          | 20 |
| 4.1 Programming the device flash over SWD interface | 20 |
| 5 Applications                                      |    |
| 6 Electrical specifications                         |    |
| 6.1 Absolute maximum ratings                        | 28 |
| 6.2 Device-level specifications                     | 29 |
| 6.3 Digital peripherals                             |    |
| 6.4 System resources                                |    |
| 7 Ordering information                              |    |
| 7.1 Ordering code definitions                       |    |
| 8 Packaging                                         |    |
| 8.1 Package diagrams                                | 43 |
| 9 Acronyms                                          |    |
| 10 Document conventions                             |    |
| 10.1 Units of measure                               | 46 |
| Revision history                                    | 47 |

infineon

**Functional overview** 

#### 1 Functional overview

## 1.1 MCU subsystem

#### 1.1.1 CPU

The Cortex-M0 in EZ-PD™ CCG7S devices is a 32-bit MCU, which is optimized for low-power operation with extensive clock gating. It mostly uses 16-bit instructions and executes a subset of the Thumb-2 instruction set. It also includes a hardware multiplier, which provides a 32-bit result in one cycle. It includes an Interrupt controller (the NVIC block) with 32 interrupt inputs and a wakeup interrupt controller (WIC), which can wake the processor up from deep sleep mode.

#### 1.1.2 Flash ROM and SRAM

EZ-PD™ CCG7S devices have 128-KB flash and 32-KB ROM for non-volatile storage. ROM stores libraries for authentication and device drivers such as I<sup>2</sup>C, SPI, and so on. That spares flash for user application. Flash provides the flexibility to store code for any customer feature and allows firmware upgrades to meet the latest USB power delivery specifications and application needs.

The 16-KB RAM is used under software control to store the temporary status of system variables and parameters. A supervisory ROM that contains boot and configuration routines is provided.

### 1.2 USBPD subsystem

This subsystem provides the interface to the Type-C USB port. This subsystem comprises:

- USBPD physical layer
- VCONN switches and 100mW VCONN source
- Undervoltage protection (UVP), overvoltage protection (OVP) on VBUS
- Output high-side current sense amplifier (HS CSA) for VBUS
- VBUS discharge control
- Gate driver for VBUS provider NFET
- Charger detection block for legacy charging (for example: BC1.2, Apple charging, and so on)
- VBAT to ground short-circuit protection
- · VBUS to CC short-circuit protection

#### 1.2.1 USBPD physical layer

The USBPD subsystem contains the USBPD physical layer block and supporting circuits. The USBPD physical layer consists of a transmitter and receiver that communicate BMC encoded data over the CC channel per the PD 3.1 standard. All communication is half-duplex. The physical layer or PHY implements collision avoidance to minimize communication errors on the channel. The USBPD block includes all termination resistors ( $R_p$  and  $R_d$ ) and their switches as required by the USB Type-C spec.  $R_p$  and  $R_d$  resistors are required to implement connection detection, plug orientation detection and for the establishment of the USB source/sink roles. The  $R_p$  resistor is implemented as a current source.

The CCG7S device family along with the accompanying firmware is fully complaint with revision 3.1 of the USB Power delivery specification. The device supports programmable power supply (PPS) operation at all valid voltages from 3.3 V to 21 V.

EZ-PD™ CCG7S devices support R<sub>p</sub> under HW control in unconnected (standby) state to minimize standby power.

EZ-PD™ CCG7S devices support USBPD extended messages containing data of up to 260 bytes. The extended messages are larger than expected by USBPD 2.0 hardware. As per the USBPD protocol specification, USBPD 3.1 compliant devices implement a chunking mechanism; messages are limited to revision 2.0 sizes unless both source and sink confirm and negotiate compatibility with longer message lengths.

infineon

**Functional overview** 

#### 1.2.2 VCONN switches

EZ-PD™ CCG7S' internal LDO voltage regulator is capable of powering a 100mW VCONN supply for electronically marked cable assemblies (EMCA), VCONN-powered devices (VPD), and VCONN-powered accessories (VPA) as defined in the USB Type-C specification. All circuitry including VCONN switches and overcurrent protection is integrated in the device. In the event the VCONN current exceeds the VCONN OCP limit, CCG7S can be configured to shut down the Type-C port after a certain number of user configurable retries. The port can be re-enabled after a physical disconnect.

#### 1.2.3 VBUS UVP and OVP

VBUS under-voltage and overvoltage faults are monitored using internal resistor dividers. The fault thresholds and response times are user configurable. Refer to the **EZ-PD™ configuration utility** for more details. In the event of a UVP or OVP, EZ-PD™ CCG7S can be configured to shut down the Type-C port after a certain number of user configurable retries. The port can be re-enabled after a physical disconnect.

#### 1.2.4 VBUS OCP and SCP

VBUS overcurrent and short-circuit faults are monitored using internal current sense amplifiers. Similar to OVP and UVP, the OCP and SCP fault thresholds and response times are configurable as well. Refer to the **EZ-PD™ configuration utility** for more details. In the event of OCP or SCP, CCG7S can be configured to shut down the Type-C port after a certain number of user configurable retries. The port can be re-enabled after a physical disconnect.

#### 1.2.5 HS-CSA for VBUS

EZ-PD™ CCG7S device family supports VBUS current measurement and control using an external resistor (5mΩ) in series with the VBUS path. The voltage drop across this resistor is used to measure the average output current. The same resistor is also used to sense and precisely control the output current in the PPS current foldback mode of operation.

### 1.2.6 VBUS discharge control

The chip supports high-voltage (21.5 V) VBUS discharge circuitry. Upon the detection of device disconnection, faults, or hard resets, the chip will discharge the output VBUS terminals to vSafe5V and/or vSafe0V within the time limits specified in the USBPD specification.

### 1.2.7 Gate driver for VBUS provider NFET

EZ-PD™ CCG7S devices have an integrated high-voltage gate driver to drive the gate of an external high-side NFET on the VBUS provider path. The gate driver drives the load switch that controls the connection between CSNO and VBUS\_C. VBUS\_CTRL is the output of this gate driver. To turn off the external NFET, the gate driver drives CSNO low to 0 V. To turn on the external NFET, it drives the gate to CSNO + 8 V. There is an optional slow turn-on feature which reduces the high-current spikes on the output. For a typical gate capacitance of 3 nF, a slow turn-on time of 2 ms to 10 ms is configurable using firmware.

### 1.2.8 Legacy charge detection and support

EZ-PD™ CCG7S implements battery charger emulation and detection (source and sink) for USB BC.1.2, legacy Apple charging, Qualcomm quick charge 2.0/3.0/4.0/5.0, and Samsung AFC protocols.

infineon

**Functional overview** 

#### 1.2.9 VBAT to ground short protection

EZ-PD™ CCG7S devices can protect against high currents through the Type-C return (ground) path. A NFET and a current sense resistor are placed in series with the ground return path from the Type-C connector as shown in Figure 1. This resistor senses the current, and if it exceeds the firmware-configured threshold, the NFET is turned off to interrupt the current. This protects against overcurrent conditions caused by external faults (for example, if the Type-C connector ground is accidentally connected to the car's battery). The current sense can be implemented with either a single-ended connection (referenced to internal ground) or with a true differential connection (see CSN connection in Figure 1). The differential connection provides better current measurement accuracy but uses an extra GPIO pin. In the event of VBAT to ground short protection, EZ-PD™ CCG7S can be configured to shut down the series FET between the Type-C receptacle ground and the system ground. The recovery and retry mechanism can be customized using application firmware.



Figure 1 VBUS to ground short circuit protection

### 1.2.10 VBUS to CC short protection

CC pins have integrated protection from accidental shorts to high-voltage VBUS and VBAT. EZ-PD™ CCG7S devices can handle up to 24 V external voltage on its CC pins without damage. In the event, an overvoltage is detected on the CC pin, it can be configured to shut down the Type-C port completely. The port will resume normal operation once the CC voltage detected is within normal range.

infineon

**Functional overview** 

### 1.3 Buck-boost subsystem

The buck-boost subsystem in EZ-PD™ CCG7S devices can be configured to operate in buck-boost mode, buck-only mode or boost-only mode. While buck-boost mode requires four external switching FETs, buck-only and boost-only modes require only two FETs. Buck-only mode is useful when EZ-PD™ CCG7S device's port is used for USB Type-A only applications. **Figure 2** shows the buck-boost subsystem's main external components and connections.



Figure 2 Buck-boost schematic showing external components

Buck-boost subsystem in EZ-PD™ CCG7S devices have the following key functional blocks:

- High side (cycle-by-cycle) current sense amplifier
- · High side and low side gate driver
- Pulse width modulator
- Error amplifier

## 1.3.1 High side (cycle-by-cycle) current sense amplifier (CSA)

EZ-PD™ CCG7S device's buck-boost controller implements peak current control in both boost and buck modes. A high side current sense amplifier (CSA) is used for peak current sensing through an external resistor (5mΩ; see CSR1 in Figure 2) placed in series with the buck control FET. This current sense amplifier has a high bandwidth and a very wide common mode range. This current sense resistor is connected to the CSA block through pins CSPI and CSNI as shown in Figure 2. This block implements slope compensation to avoid sub-harmonic oscillation for the internal current loop. In addition to peak current sensing, it provides a current limit comparator for shutting off the buck-boost converter if the current hits an upper threshold which is programmable.

## 1.3.2 High-side gate driver and low-side gate driver (HG/LG)

EZ-PD<sup>TM</sup> CCG7S' buck-boost controller provides four N-channel MOSFET gate drivers: two floating high-side gate drivers at the HG1 and HG2 pins, and two ground referenced low-side drivers at the LG1 and LG2 pin. The high side gate drivers drive the high side external FET with a nominal VGS of 5V. The High-side gate driver has a programmable drive strength to drive external FET. An external capacitor and Schottky diode form a bootstrap network to collect and store the high voltage source (VIN + ~5 V for HG1 and VBUS + ~5 V for HG2) needed to drive the high-side FET. The low side gate driver drives the low side external FET with a nominal VGS of 5 V using energy sourced from EZ-PD<sup>TM</sup> CCG7S' internal LDO regulator and stored in the capacitor between PVDD and PGND. Low-side gate driver has programmable drive strength to drive external FET. In addition to drive strength, the high-side gate driver and the low-side gate driver have programmable options for deadtime control and zero-crossing levels. High-side gate driver and low-side gate driver blocks include zero-crossing detector (ZCD) to implement discontinuous-conduction mode (DCM) mode with diode emulation.

infineon

**Functional overview** 

The gate drivers for the switching FETs function at their nominal drive voltage levels (5 V) provided the VIN voltage is between 4.5 V and 24 V.

### 1.3.3 Error amplifier (EA)

EZ-PD™ CCG7S' buck-boost controller contains two error amplifiers for output voltage and current regulation. The error amplifier is a trans-conductance type amplifier with single compensation pin (COMP) to ground for both the voltage and current loops. In voltage regulation, the output voltage is compared with the internal reference voltage and the output of EA is fed to the PWM block. In current regulation, the average current is sensed by VBUS high side current sense amplifier through the external resistor. The output of the VBUS CSA is compared with an internal reference in error amplifier block and EA output is fed to the PWM block. EZ-PD™ CCG7S firmware configures and controls the integrated programmable error amplifier circuit for achieving the required VBUS voltage output from the power section.

### 1.3.4 Pulse width modulator (PWM)

EZ-PD™ CCG7S device family's PWM block generates the control signals for the gate drivers driving the external FETs in peak current mode control. There are many programmable options for minimum/maximum pulse width, minimum/maximum period, frequency and pulse skip levels to optimize the system design.

EZ-PD™ CCG7S devices have two firmware-selectable operating modes to optimize efficiency and reduce losses under light load conditions: pulse skipping mode (PSM) and forced continuous conduction mode (FCCM).

## 1.3.5 Pulse skipping mode (PSM)

In pulse skipping mode, the controller reduces the total number of switching pulses without reducing the active switching frequency by working in "bursts" of normal nominal-frequency switching interspersed with intervals without switching. The output voltage thus increases during a switching burst and decreases during a quiet interval. This mode results in minimal losses at the cost of higher output voltage ripple. When in this mode, EZ-PD™ CCG7S devices monitor the voltage across the buck or boost sync FET to detect when the inductor current reaches zero; when this occurs, the EZ-PD™ CCG7S devices switch off the buck or boost sync FET to prevent reverse current flow from the output capacitors (i.e. diode emulation mode). Several parameters of this mode are programmable through firmware, allowing the user to strike their own balance between light load efficiency and output ripple.

## 1.3.6 Forced continuous conduction mode (FCCM)

In Forced continuous conduction mode (FCCM), the nominal switching frequency is maintained at all times, with the inductor current going below zero (i.e. "backwards" or from the output to the input) for a portion of the switching cycle as necessary to maintain the output voltage and current. This keeps the output voltage ripple to a minimum at the cost of light-load efficiency.

infineon

**Functional overview** 

## 1.4 Buck-boost controller operation regions

The input-side CSA's output is compared with the output of the error amplifier to determine the pulse width of the PWM. PWM block compares the input voltage and output voltage to determine the buck, boost, and buck-boost regions. The switching time/period of the four gate drivers (HG1, LG1, HG2, LG2) depends upon the region in which the block is operating as well as the mode such as DCM or FCCM. The exact VIN vs VOUT thresholds for transitions into and out of each region are adjustable in firmware including the hysteresis.

### 1.4.1 Buck region operation (VIN >> VBUS)

When the VIN voltage is significantly higher than the required VBUS voltage, EZ-PD™ CCG7S devices operate in the buck region. In this region, the boost side FETs are inactivated, with the boost control FET (connected to LG2) turned off and the boost sync FET (connected to HG2) turned on. The buck side FETs are controlled as a buck converter with synchronous rectification as shown in **Figure 3**.



Figure 3 Buck operation waveforms

## 1.4.2 Boost region operation (VIN << VBUS)

When the VIN voltage is significantly lower than the required VBUS voltage, EZ-PD™ CCG7S devices operate in the boost region. In this region, the buck side FETs are inactivated, with the sync FET turned off and the buck control FET turned on. The boost side FETs are controlled as a boost converter with synchronous rectification as shown in **Figure 4**.



Figure 4 Boost operation waveforms

infineon

**Functional overview** 

## 1.4.3 Buck-boost region 1 operation (VIN ~> VBUS)

When the VIN voltage is slightly higher than the required VBUS voltage, EZ-PD™ CCG7S devices operate in the buck-boost region 1. In this region, the boost side works at a fixed 20% duty cycle (programmable) while the buck side (LG1 / HG1) duty cycle is modulated to control the output voltage. All four FETs are switching every cycle in this operating region as shown in **Figure 5**.



Figure 5 Buck-boost region 1 (VIN ~> VBUS) operation waveforms

## 1.4.4 Buck-boost region 2 operation (VIN ~< VBUS)

When the VIN voltage is slightly lower than the required VBUS voltage, EZ-PD™ CCG7S devices operate in the buck-boost region 2. In this region, the buck side works at a fixed 80% duty cycle (programmable) while the boost side (LG2) duty cycle is modulated to control the output voltage. All four FETs are switching every cycle in this operating region as shown in **Figure 6**.



Figure 6 Buck-boost region 2 (VIN ~< VBUS) operation waveforms

infineon

**Functional overview** 

## 1.4.5 Switching frequency and spread spectrum

EZ-PD™ CCG7S devices offer programmable switching frequency between 150 kHz and 600 kHz. The controller supports spread spectrum clocking within the operating frequency range in all operating modes. Spread spectrum is essential for charging applications to meet EMC/EMI requirements by spreading emissions caused by switching over a wide spectrum instead of a fixed frequency, thereby reducing the peak energy at any particular frequency. Both the switching frequency and the spread spectrum span are firmware programmable.

#### 1.5 Analog blocks

#### 1.5.1 ADC

EZ-PD™ CCG7S devices have two 8-bit SAR ADCs for general purpose A-D conversion applications in the chip. The ADCs can be accessed from the GPIOs through an on-chip analog mux. See **Table 27** for detailed specs on the ADCs.

### 1.6 Integrated digital blocks

### 1.6.1 Serial communication block (SCB)

EZ-PD™ CCG7S devices have three SCB blocks that can be configured for I²C, SPI, UART or LIN. These blocks implement full multi-master and slave I²C interfaces capable of multi-master arbitration. This I²C implementation is compliant with the standard Philips I²C specification v3.0. These blocks operate at speeds of up to 1 Mbps and have flexible buffering options to reduce interrupt overhead and latency for the CPU. The SCB blocks support 8-byte deep FIFOs for receive and transmit, which, by increasing the time given for the CPU to read data, greatly reduces the need for clock stretching caused by the CPU not having read data on time. The I²C port I/Os for SCB0 are overvoltage tolerant (OVT). The I²C ports for SCB1-2 are not OVT tolerant.

## 1.6.2 Timer, counter, pulse-width modulator (TCPWM)

The TCPWM block of EZ-PD™ CCG7S devices support eight timers or counters or pulse-width modulators. These timers are available for internal timer use by firmware or for providing PWM-based functions on the GPIOs.

**(infineon** 

**Functional overview** 

### 1.7 I/O subsystem

The EZ-PD™ CCG7S devices have 13 GPIOs including the I<sup>2</sup>C and SWD pins which can also be used as GPIOs. The GPIO block implements the following:

- · Eight output drive modes
  - Input only
  - Weak pull-up with strong pull-down
  - Strong pull-up with weak pull-down
  - Open drain with strong pull-down
  - Open drain with strong pull-up
  - Strong pull-up with strong pull-down
  - Disabled
  - Weak pull-up with weak pull-down
- Input threshold select (CMOS or LVTTL)
- Individual control of input and output disables
- Hold mode for latching previous state (used for retaining I/O state in deep sleep mode)
- Selectable slew rates for dV/dt related noise control.
- Overvoltage tolerance (OVT) on one pair of GPIOs

During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix (HSIOM) is used to multiplex between various signals that may connect to an I/O pin. Pin locations for fixed-function peripherals such as USB Type-C port are also fixed in order to reduce internal multiplexing complexity. Data output registers and pin state register store, respectively, the values to be driven on the pins and the states of the pins themselves. The configuration of the pins can be done by the programming of registers through software for each digital I/O port. Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it.

The I/O ports can retain their state during deep sleep mode or remain ON. If the operation is restored using reset, then the pins shall go the high-Z state. If operation is restored by an interrupt event, then the pin drivers shall retain their state until firmware chooses to change it. The IOs (on data bus) do not draw current on power down.

infineon

**Functional overview** 

### 1.8 System resources

#### 1.8.1 Watchdog timer

EZ-PD™ CCG7S devices have a watchdog timer running from the internal low-speed oscillator (ILO). This allows Watchdog operation during Deep sleep and generate a watchdog reset if not serviced before the timeout occurs. The watchdog reset is recorded in the reset cause register.

#### 1.8.2 Reset

EZ-PD™ CCG7S devices can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is preserved through reset and allows application firmware to determine the cause of the reset. XRES pin is the dedicated pin for asserting an external hardware reset.

### 1.8.3 Clock system

EZ-PD™ CCG7S devices have a fully integrated clock with no external crystal required. EZ-PD™ CCG7S device's clock system is responsible for providing clocks to all sub-systems that require clocks (SCB and PD) and for switching between different clock sources.

The HFCLK signal can be divided down as shown to generate synchronous clocks for the digital peripherals. The clock dividers have 8-bit, 16-bit and 16-bit fractional divide capability. The 16-bit capability allows a lot of flexibility in generating fine-grained frequency values. The clock dividers generate either enabled clocks (that is, 1 in N clocking where N is the divisor) or an approximately 50% duty cycle clock (exactly 50% for even divisors, one clock difference in the high and low values for odd divisors).

In Figure 7, PERXYZ\_CLK represents the clocks for different peripherals.



Figure 7 Clocking architecture of EZ-PD™ CCG7S devices

#### 1.8.4 IMO clock source

The internal main oscillator is the primary source of internal clocking in EZ-PD™ CCG7S devices. IMO default frequency for EZ-PD™ CCG7S devices is 48 MHz+/-2%.

#### 1.8.5 ILO clock source

The internal low-power oscillator is a very low power, relatively inaccurate, oscillator, which is primarily used to generate clocks for peripheral operation in USB suspend (deep sleep) mode.

infineon

Power subsystem

## 2 Power subsystem

Figure 8 shows an overview of the power subsystem architecture for EZ-PD™ CCG7S devices. The power subsystem of EZ-PD™ CCG7S devices operate from VIN supply which can vary from 4 V to 24 V. The VDDD pin, the output of an internal 5V LDO, gets input from VIN supply. The current capability of the VDDD pin is up to 75mA including internal as well as external loads. EZ-PD™ CCG7S devices have two different power modes: Active and Deep sleep, transitions between which are managed by the power system. The VCCD pin, the output of the core (1.8 V) regulator, is brought out for connecting a 0.1-μF capacitor for the regulator stability only. This pin is not supported as a power supply for external load.



Figure 8 Power system requirement block diagram



Power subsystem

## 2.1 VIN under-voltage lockout (UVLO)

EZ-PD™ CCG7S supports UVLO to allow the device to shut down when the input voltage is below the reliable level. It guarantees predictable behavior when the device is up and running.

## 2.2 Using external VDDD supply

By default, external VDDD is not supported for EZ-PD™ CCG7S devices. However, usage of external VDDD supply can be enabled using firmware. The prerequisite for enabling external forcing of VDDD is to always maintain VIN higher than VDDD.

#### 2.3 Power modes

The Power modes of the device accessible and observable by the user are listed in **Table 1**.

| <b>Table</b> | 1 | Power | modes |
|--------------|---|-------|-------|
|              |   |       |       |

| Mode       | Description                                                                                                                              |
|------------|------------------------------------------------------------------------------------------------------------------------------------------|
| RESET      | Power is valid and XRES is not asserted. An internal reset source is asserted or Sleep controller is sequencing the system out of reset. |
| ACTIVE     | Power is valid and CPU is executing instructions.                                                                                        |
| SLEEP      | Power is valid and CPU is not executing instructions. All logic that is not operating is clock gated to save power.                      |
| DEEP SLEEP | Main regulator and most hard-IP are shut off. Deep sleep regulator powers logic, but only low-frequency clock is available.              |
| XRES       | Power is valid and XRES is asserted. Core is powered down.                                                                               |



Pin list

#### Pin list 3

#### **Automotive 40-QFN package pinout** Table 2

| Iabli | able 2 Automotive 40-Qriv package pinout |                            |                               |                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|-------|------------------------------------------|----------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Sl#   | Pin name                                 | Absolute<br>minimum<br>(V) | Absolute<br>maximum (V)       | Description                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1     | HG1                                      | -0.5                       | PVDD+0.5 <sup>[1, 2, 3]</sup> | Buck high side gate driver output.<br>Connect to the buck (input) side control (high side) FET gate. Use a wide trace to minimize inductance of this connection. Absolute min and max are with respect to SW1 pin.                                                                                                             |  |  |  |  |
| 2     | SW1                                      | -0.7                       | 35                            | Negative power rail of the buck high side gate driver. This is also connected to one input terminal of zero current detection of buck low side gate driver. Connect to the switch node (inductor) on the buck (input) side. Use a short and wide trace to minimize the inductance and resistance of this connection.           |  |  |  |  |
| 3     | LG1                                      | -0.5                       | PVDD+0.5 <sup>[1]</sup>       | Buck low side gate driver output.<br>Connect to the buck (input) side sync (low side) FET gate. Use a wide trace to minimize inductance of this connection.                                                                                                                                                                    |  |  |  |  |
| 4     | PGND                                     | -0.3                       | 0.3                           | Ground of low side gate driver. This is also connected to one input terminal of zero current detection of buck low side gate driver. Connect directly to the port's board ground plane.                                                                                                                                        |  |  |  |  |
| 5     | PVDD                                     | -                          | VDDD                          | Supply of low side gate driver.<br>Connect to VDDD. Use 1 μF and 0.1 μF bypass capacitors as close to the<br>EZ-PD™ CCG7S IC as possible.                                                                                                                                                                                      |  |  |  |  |
| 6     | LG2                                      | -0.5                       | PVDD+0.5 <sup>[1]</sup>       | Boost low side gate driver output.<br>Connect to the boost (output) side control (low side) FET gate. Use a<br>wide trace to minimize inductance of this connection.                                                                                                                                                           |  |  |  |  |
| 7     | VOUT                                     | -0.3                       | 24                            | Output of the Buck-boost converter. This is also connected to one input terminal of reverse current protection of Boost high side gate driver. Connect to the boost sync (high side) FET's drain. Use a dedicated (Kelvin) trace for this connection.                                                                          |  |  |  |  |
| 8     | SW2                                      | -0.3                       | 24                            | Negative power rail of the boost high side gate driver. This is also connected to one input terminal of reverse current protection of boost high side gate driver.  Connect to the switch node (inductor) on the boost (output) side. Use a short and wide trace to minimize the inductance and resistance of this connection. |  |  |  |  |
| 9     | HG2                                      | -0.5                       | PVDD+0.5 <sup>[1, 4]</sup>    | Boost high side gate driver output.<br>Connect to the boost (output) side sync (high side) FET gate. Use a wide trace to minimize inductance of this connection.                                                                                                                                                               |  |  |  |  |
| 10    | BST2                                     | -                          | PVDD+0.5 <sup>[1, 4]</sup>    | Boosted power supply of the boost high side gate driver. Bootstrap capacitor node. Connect Schottky diode from VDDD to BST2. Also, connect a bootstrap capacitor from this pin to SW2.                                                                                                                                         |  |  |  |  |
| 11    | VBUS_CTRL                                | -0.5                       | 32                            | VBUS NFET gate driver output. Connect to the provider NFET's gate.                                                                                                                                                                                                                                                             |  |  |  |  |
| 12    | COMP                                     | -0.5                       | PVDD+0.5 <sup>[1]</sup>       | Error amplifier output pin. Connect a compensation network to GND. Contact Infineon® for assistance in designing the compensation network.                                                                                                                                                                                     |  |  |  |  |
| 13    | VBUS_C                                   | -0.3                       | 24                            | Type-C connector VBUS voltage.<br>Connect to the Type-C connector's VBUS pin.                                                                                                                                                                                                                                                  |  |  |  |  |
| 14    | CSNO                                     | -0.3                       | 24                            | Negative input of output current sensing amplifier.<br>Connect to negative terminal of the output current sense resistor.                                                                                                                                                                                                      |  |  |  |  |
|       |                                          |                            |                               |                                                                                                                                                                                                                                                                                                                                |  |  |  |  |

#### Notes

- Maximum voltage must not exceed 6 V.
   Maximum absolute voltage w.r.t GND must not exceed 40 V.
- 3. The absolute maximum value is with respect to SW1.
- 4. The absolute maximum value is with respect to SW2.

## $\mathsf{EZ}\text{-}\mathsf{PD}^\mathsf{TM}$ CCG7S Automotive single-port USB Type-C with PD and buck-boost controller

Pin list

Table 2 Automotive 40-QFN package pinout (continued)

|     | able 2 Automotive 40-QFN package pinout (continuea) |                            |                         |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|-----|-----------------------------------------------------|----------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Sl# | Pin name                                            | Absolute<br>minimum<br>(V) | Absolute<br>maximum (V) | Description                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 15  | CSPO                                                | -0.3                       | 24                      | Positive input of output current sensing amplifier. Connect to positive terminal of the output current sense resistor.                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 16  | CC2                                                 | -0.5                       | 24                      | Type-C connector configuration channel 2. Connect directly to the CC2 pin on the port's Type-C connector. Also connect a 390-pF capacitor to ground.                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 17  | CC1                                                 | -0.5                       | 24                      | Type-C connector configuration channel 1. Connect directly to the CC1 pin on the port's Type-C connector. Also connect a 390-pF capacitor to ground.                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 18  | DP_GPIO0                                            | -0.5                       | PVDD+0.5 <sup>[1]</sup> | USB D+/GPIO: D+ for implementing BC 1.2, AFC, QC or Apple charging. EZ-PD™ CCG7S does not support USB data transmission on this pin.                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 19  | DM_GPIO1                                            | -0.5                       | PVDD+0.5 <sup>[1]</sup> | USB D-/GPIO: D- for implementing BC 1.2, AFC, QC or Apple charging. EZ-PD™ CCG7S does not support USB data transmission on this pin.                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 20  | VDDD                                                | -                          | 6                       | 5-V LDO output. Connect a 1-μF ceramic bypass capacitor to this pin.                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 21  | CSP_GPIO2                                           | -0.5                       | PVDD+0.5 <sup>[1]</sup> | GPIO/ positive input terminal of VBAT – GND protection circuit.<br>Connect to the positive terminal of the VBAT – GND short protectio current sense resistor.                                                                                                                                                                                                                                           |  |  |  |  |  |
| 22  | CSN_GPIO3                                           | -0.5                       | PVDD+0.5 <sup>[1]</sup> | GPIO/negative input terminal of VBAT – GND protection circuit/hot plug detect. Connect to the negative terminal of the VBAT – GND short protection current sense resistor. For single-ended current sensing, this pin need not be connected to the current sense resistor. For applications supporting DisplayPort (for example, Rear seat entertainment (RSE)), this is the Hotplug Detect output pin. |  |  |  |  |  |
| 23  | GPIO4                                               | -0.5                       | PVDD+0.5 <sup>[1]</sup> | GPIO/VBAT to GND protection FET gate drive.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 24  | CGND                                                | -0.3                       | 0.5                     | CC block ground. Connect to the exposed pad (EPAD).                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 25  | GPIO5                                               | -0.5                       | PVDD+0.5 <sup>[1]</sup> | GPIO                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 26  | GPIO6                                               | -0.5                       | PVDD+0.5 <sup>[1]</sup> | GPIO                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 27  | GPIO7                                               | -0.5                       | PVDD+0.5 <sup>[1]</sup> | GPIO                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 28  | GPIO8                                               | -0.5                       | PVDD+0.5 <sup>[1]</sup> | GPIO/SWD programming and debug data signal.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 29  | GPIO9                                               | -0.5                       | PVDD+0.5 <sup>[1]</sup> | GPIO/SWD programming and debug clock signal.                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 30  | GPIO10                                              | -0.5                       | PVDD+0.5 <sup>[1]</sup> | GPIO                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 31  | XRES                                                | -0.5                       | PVDD+0.5 <sup>[1]</sup> | External reset – active low. Contains a 3.5-K $\Omega$ to 8.5-K $\Omega$ internal pull-up.                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 32  | GPIO11                                              | -0.5                       | PVDD+0.5 <sup>[1]</sup> | GPIO                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 33  | GPIO12                                              | -0.5                       | PVDD+0.5 <sup>[1]</sup> | GPIO                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 34  | GND                                                 | -                          | -                       | Chip ground. Connect to the exposed pad (EPAD).                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 35  | VDDD                                                | -                          | 6                       | 5-V LDO output. Connect a 10-μF bypass capacitor to this pin.                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| 36  | VCCD                                                | -                          | _                       | 1.8-V core LDO output. Connect a 0.1- $\mu$ F bypass capacitor to ground. Do not connect anything else to this pin.                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 37  | VIN                                                 | -0.3                       | 40                      | 4V–24V input supply. Connect a ceramic bypass capacitor to GND close to this pin.                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 38  | CSPI                                                | -0.3                       | 40                      | Positive input of input current sense amplifier. Connect to the positive terminal of the input current sense resistor. Use a dedicated (Kelvin) connection.                                                                                                                                                                                                                                             |  |  |  |  |  |

#### Notes

- Maximum voltage must not exceed 6 V.
   Maximum absolute voltage w.r.t GND must not exceed 40 V.
   The absolute maximum value is with respect to SW1.
   The absolute maximum value is with respect to SW2.



Pin list

Table 2 Automotive 40-QFN package pinout (continued)

| Sl# | Pin name | Absolute<br>minimum<br>(V) | Absolute<br>maximum (V)       | Description                                                                                                                                                                           |
|-----|----------|----------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 39  | CSNI     | -0.3                       | 40                            | Negative input of Input current sense amplifier.<br>Connect to the negative terminal of the input current sense resistor. Use a dedicated (Kelvin) connection.                        |
| 40  | BST1     | -                          | PVDD+0.5 <sup>[1, 2, 3]</sup> | Boosted power supply of the buck high side gate driver. Bootstrap capacitor node. Connect Schottky diode from VDDD to BST1. Also, connect a bootstrap capacitor from this pin to SW1. |
| -   | EPAD     | -                          | -                             | Exposed ground pad. Connect directly to pin 36 and pin 22.                                                                                                                            |

#### Notes

- 1. Maximum voltage must not exceed 6 V.
- 2. Maximum absolute voltage w.r.t GND must not exceed 40 V.
- 3. The absolute maximum value is with respect to SW1.
- 4. The absolute maximum value is with respect to SW2.



Figure 9 EZ-PD™ CCG7S 40-QFN pinout



EZ-PD™ CCG7S programming and bootloading

## 4 EZ-PD™ CCG7S programming and bootloading

There are two ways to program application firmware into a EZ-PD™ CCG7S device:

- 1. Programming the device flash over SWD Interface
- 2. Application firmware update over specific interfaces (CC, I2C)

Generally, the EZ-PD™ CCG7S devices are programmed over SWD interface only during development or during the manufacturing process of the end-product. Once the end-product is manufactured, the EZ-PD™ CCG7S device's application firmware can be updated via the appropriate bootloader interface. By default, the EZ-PD™ CCG7S devices ship with a combined I2C/CC bootloader. Infineon® strongly recommends customers to use the EZ-PD™ configuration utility to turn off the application FW update over CC or I2C interface in the firmware that is updated into EZ-PD™ CCG7S's flash before mass production. This prevents unauthorized firmware from being updated over CC interface in the field. If you desire to retain the application firmware update over CC/ I2C interfaces feature post-production for on-field firmware updates, contact Infineon Sales for further guidelines.

### 4.1 Programming the device flash over SWD interface

The EZ-PD™ CCG7S family of devices can be programmed using the SWD interface. Infineon® provides programming hardware called **CY8CKIT-005 MiniProg4 kit**, which can be used to program the flash as well as debug firmware. The flash is programmed by downloading the information from a hex file.

As shown in the block diagram (see **Figure 10**), the SWD\_DAT and SWD\_CLK pins are connected to the host programmer's SWDIO (data) and SWDCLK (clock) pins respectively. During SWD programming, the device can be powered by the host programmer by connecting its VTARG (power supply to the target device) to VDDD pins of EZ-PD™ CCG7S device. If the EZ-PD™ CCG7S device is powered using an on-board power supply, it can be programmed using the "reset programming" option. For more details, refer the **CCGx (CYPDxxxx) programming specifications**.



Figure 10 Connecting the programmer to CYPD7XXX device

infineon

**Applications** 

## 5 Applications

**Figure 11** shows a typical head unit charger application block diagram using the EZ-PD™ CCG7S device. A head unit charger (also known as center stack) is located prominently in the center of the dashboard or console. They are powered by the car battery and are used for charging the mobile/tablet and for media transfer using USB data communications. In this application, EZ-PD™ CCG7S is always in DFP role supporting the charging of the device. It negotiates the power with the connected device and uses the integrated buck-boost controller to supply the required voltage and current.

The DP/DM lines of the Type-C receptacles are connected to the host processor/hub, for data connectivity to the head unit. These pins are also connected to EZ-PD™ CCG7S to support legacy charging protocol BC v1.2 CDP. The I2C interface is used to interface with the host processor/hub, to support host processor interface (HPI) commands, provide status to the head unit, and support FW updates. Note that per the battery charging specification 1.2, other legacy charging protocols other than BC v1.2 CDP cannot be supported in conjunction with USB data communication.

EZ-PD™ CCG7S measures various temperatures using external NTC thermistors. EZ-PD™ CCG7S throttles the output power based on temperature and/or shuts off the power under critical conditions. It also monitors the battery voltage and lowers the output power if the battery voltage is lower than the user-configured threshold. When no load is connected to the USB Type-C port, EZ-PD™ CCG7S remains in standby mode without switching on the buck-boost controller.



Figure 11 EZ-PD™ CCG7S head unit (HU) charger application diagram



**Applications** 

Table 3 provides the head unit GPIO pin mapping for the application diagram in Figure 11.

Table 3 Head unit (HU) GPIO pin mapping

| Pin# | Pin name  | Function                                                                                                                                                               | GPIO | HU        |
|------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 18   | DP_GPIO0  | USB DP of Type-C port. Supports BC 1.2, QC, Apple charging and AFC                                                                                                     | P0.0 | DP        |
| 19   | DM_GPIO1  | USB DM of Type-C port. Supports BC 1.2, QC, Apple charging and AFC                                                                                                     | P0.1 | DM        |
| 21   | CSP_GPIO2 | CSP pin on ground side to implement VBAT to GND short circuit protection                                                                                               | P0.2 | VBATT_CSP |
| 22   | CSN_GPIO3 | Thermistor                                                                                                                                                             | P0.3 | NTC       |
| 23   | GPIO4     | GPIO to control the FET for VBAT to GND short circuit protection                                                                                                       | P0.5 | VBATT_FET |
| 25   | GPIO5     | Free GPIO                                                                                                                                                              | P1.4 | GPIO      |
| 26   | GPIO6     | Chip enable from external hardware                                                                                                                                     | P1.3 | CE        |
| 27   | GPIO7     | Free GPIO                                                                                                                                                              | P1.2 | GPIO      |
| 28   | GPIO8     | Connect to the host programmer's SWDCLK (clock) for programming the EZ-PD™ CCG7S device. This pin is also connected to the HPI CLK pin of the external host processor. | P1.1 | HPI_SCL   |
| 29   | GPIO9     | Connect to the host programmer's SWDIO (data) for programming the EZ-PD™ CCG7S device. This pin is also connected to the HPI DATA pin of the external host processor.  | P1.0 | HPI_SDA   |
| 30   | GPIO10    | HPI interrupt                                                                                                                                                          | P2.2 | HPI_INT   |
| 32   | GPIO11    | Free GPIO                                                                                                                                                              | P3.0 | GPIO      |
| 33   | GPIO12    | HPI address detection pin                                                                                                                                              | P3.1 | HPI_ADDR  |



**Applications** 

**Figure 12** shows a typical rear seat charger (RSC) application block diagram using EZ-PD™ CCG7S device. This application is similar to the head unit charger application without the hub and data communications. There is no host processor/hub in this application. This application can be configured to support the legacy charging protocols - BC1.2 DCP, Qualcomm QC2.0/3.0, Apple charging, and Samsung AFC.

See **Figure 14** for an example of an RSC application in which only step-down (buck) conversion is required. The boost side FETs are removed and the boost side pins are terminated as required.



Figure 12 EZ-PD™ CCG7S rear seat charger (RSC) application diagram



**Applications** 

Table 4 provides the RSC GPIO pin mapping for the application diagram in Figure 12 and Figure 14.

Table 4 Rear seat charger (RSC) GPIO pin mapping

| Pin# | Pin name  | Function                                                                                                                                                                                    | GPIO | RSC        |
|------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|
| 18   | DP_GPIO0  | USB DP of Type-C port. Supports BC 1.2, QC, Apple charging and AFC                                                                                                                          | P0.0 | DP         |
| 19   | DM_GPIO1  | USB DM of Type-C port. Supports BC 1.2, QC, Apple charging and AFC                                                                                                                          | P0.1 | DM         |
| 21   | CSP_GPIO2 | CSP pin on ground side to implement VBAT to GND short circuit protection                                                                                                                    | P0.2 | VBATT_CSP  |
| 22   | CSN_GPIO3 | Thermistor                                                                                                                                                                                  | P0.3 | NTC        |
| 23   | GPIO4     | GPIO to control the FET for VBAT to GND short circuit protection                                                                                                                            | P0.5 | VBATT_FET  |
| 25   | GPIO5     | LIN trans receiver enable                                                                                                                                                                   | P1.4 | LIN_TXR_EN |
| 26   | GPIO6     | LIN RX pin                                                                                                                                                                                  | P1.3 | LIN_RX     |
| 27   | GPIO7     | LIN TX pin                                                                                                                                                                                  | P1.2 | LIN_TX     |
| 28   | GPIO8     | Connect to the host programmer's SWDCLK (clock) for programming the EZ-PD™ CCG7S device. This is also the HPI slave SCL pin for implementing load sharing between two EZ-PD™ CCG7S devices. | P1.1 | HPI_SCL    |
| 29   | GPIO9     | Connect to the host programmer's SWDDAT (data) for programming the EZ-PD™ CCG7S device. This is also the HPI slave SDA pin for implementing load sharing between two EZ-PD™ CCG7S devices.  | P1.0 | HPI_SDA    |
| 30   | GPIO10    | HPI interrupt                                                                                                                                                                               | P2.2 | HPI_INT    |
| 32   | GPIO11    | Master I2C SDA for implementing load sharing between two EZ-PD™ CCG7S devices                                                                                                               | P3.0 | I2CM_SDA   |
| 33   | GPIO12    | Master I2C SCL for implementing load sharing between two EZ-PD™ CCG7S devices                                                                                                               | P3.1 | I2CM_SCL   |

**Figure 13** shows the connections required for implementing load sharing between the two EZ-PD™ CCG7S devices for the RSC application.



Figure 13 Load sharing between two EZ-PD™ CCG7S devices



**Applications** 



Figure 14 EZ-PD™ CCG7S rear seat charger (RSC) application diagram - Step-down (buck) conversion only



**Applications** 

**Figure 15** shows the rear seat entertainment (RSE) application block diagram using EZ-PD™ CCG7S. In this application, the port is used for charging and streaming video content from a DisplayPort source (for example, a mobile phone, PC, or a tablet) to a monitor. EZ-PD™ CCG7S supports DisplayPort Alternate mode as a sink and controls the external DisplayPort Multiplexer through I2C. EZ-PD™ CCG7S also communicates with the system's SoC over I2C.



Figure 15 EZ-PD™ CCG7S rear seat entertainment (RSE) application diagram



**Applications** 

**Table 5** provides the RSE GPIO pin mapping for the application diagram in **Figure 15**.

## Table 5 Rear seat entertainment (RSE) GPIO pin mapping

| Pin# | Pin name  | Function                                                                         | GPIO | RSE        |
|------|-----------|----------------------------------------------------------------------------------|------|------------|
| 18   | DP_GPIO0  | Free GPIO                                                                        | P0.0 | GPIO       |
| 19   | DM_GPIO1  | Thermistor                                                                       | P0.1 | NTC        |
| 21   | CSP_GPIO2 | CSP pin on ground side to implement VBAT to GND short circuit protection         | P0.2 | VBATT_CSP  |
| 22   | CSN_GPIO3 | Hot Plug Detect                                                                  | P0.3 | HPD        |
| 23   | GPIO4     | GPIO to disable the FET for VBAT to GND short circuit protection                 | P0.5 | VBATT_FET  |
| 25   | GPIO5     | LIN transceiver enable                                                           | P1.4 | LIN_TXR_EN |
| 26   | GPIO6     | LIN RX pin                                                                       | P1.3 | LIN_RX     |
| 27   | GPIO7     | LIN TX pin                                                                       | P1.2 | LIN_TX     |
| 28   | GPIO8     | Connect to the host programmer's SWDCLK (clock) for programming the EZ-PD™ CCG7S | P1.1 | HPI_SCL    |
| 29   | GPIO9     | Connect to the host programmer's SWDIO (data) for programming the EZ-PD™ CCG7S   | P1.0 | HPI_SDA    |
| 30   | GPIO10    | HPI Interrupt                                                                    | P2.2 | HPI_INT    |
| 32   | GPIO11    | Master I2C SDA to control the display port mux                                   | P3.0 | I2CM_SDA   |
| 33   | GPIO12    | Master I2C SCL to control the display port mux                                   | P3.1 | I2CM_SCL   |



**Electrical specifications** 

## **6** Electrical specifications

## 6.1 Absolute maximum ratings

Table 6 Absolute maximum ratings<sup>[5]</sup>

| Parameter                   | Description                                                                        | Min  | Тур | Max                    | Unit | Details/conditions                     |
|-----------------------------|------------------------------------------------------------------------------------|------|-----|------------------------|------|----------------------------------------|
| V <sub>IN_MAX</sub>         | Maximum input supply voltage                                                       | -    | -   | 40                     |      | -                                      |
| V <sub>DDD_MAX</sub>        | Maximum supply voltage relative to V <sub>SS</sub>                                 | -    | -   | 6                      |      | -                                      |
| V <sub>5V_MAX</sub>         | Maximum supply voltage relative to V <sub>SS</sub>                                 | -    | -   | 6                      |      | _                                      |
| V <sub>BUS_C_MAX</sub>      | Max V <sub>BUS_C</sub> (P0/P1) voltage relative to Vss                             | -    | -   | 24                     | V    | _                                      |
| V <sub>CC_PIN_ABS</sub>     | Max voltage on CC1 and CC2 pins                                                    | -    | -   | 24                     |      | -                                      |
| V <sub>GPIO_ABS</sub>       | Inputs to GPIO                                                                     | -0.5 | -   | V <sub>DDD</sub> + 0.5 |      | _                                      |
| V <sub>GPIO_OVT_ABS</sub>   | OVT GPIO voltage                                                                   | -0.5 | -   | 6                      |      | _                                      |
| I <sub>GPIO_ABS</sub>       | Maximum current per GPIO                                                           | -25  | -   | 25                     |      | -                                      |
| I <sub>GPIO_INJECTION</sub> | GPIO injection current, max for $V_{IH} > V_{DDD}$ , and min for $V_{IL} < V_{SS}$ | -0.5 | -   | 0.5                    | mA   | Absolute max, current injected per pin |
| ESD_HBM                     | Electrostatic discharge human body model                                           | 2000 | -   | _                      |      | All pins.                              |
| ESD_CDM                     | Electrostatic discharge charged device model                                       | 500  | -   | _                      | V    | Charged device model ESD               |
| LU                          | Pin current for latch-up                                                           | -100 | -   | 100                    | mA   | -                                      |
| TJ                          | Junction temperature                                                               | -40  | -   | 125                    | °C   | -                                      |

#### Note

<sup>5.</sup> Usage above the absolute maximum conditions listed in **Table 6** may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150°C in compliance with JEDEC Standard JESD22-A103, high temperature storage life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification.



**Electrical specifications** 

## 6.2 Device-level specifications

All specifications are valid for  $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 105^{\circ}\text{C}$  and  $\text{T}_{\text{J}} \leq 125^{\circ}\text{C}$ , except where noted. Specifications are valid for 3.0 V to 5.5 V except where noted.

## **6.2.1** DC specifications

#### **Table 7** DC Specifications (Operating conditions)

| Spec ID      | Parameter               | Description                                                                   | Min                   | Тур | Max  | Unit | Details/conditions                                                                                                                                                                                      |
|--------------|-------------------------|-------------------------------------------------------------------------------|-----------------------|-----|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID.PWR#1    | V <sub>IN</sub>         | Input supply voltage                                                          | 4.0                   | -   | 24   |      | -                                                                                                                                                                                                       |
| SID.PWR#1A   | V <sub>IN_BB</sub>      | Buck-boost operating input supply voltage                                     | 4.5                   | -   | 24   |      | _                                                                                                                                                                                                       |
| SID.PWR#2    | $V_{ m DDD\_REG}$       | VDDD output with<br>VIN 5.5 V to 24 V,<br>max load = 75 mA                    | 4.6                   | ı   | 5.5  |      | _                                                                                                                                                                                                       |
| SID.PWR#2A   | V <sub>DDD_BYPASS</sub> | VDDD output with<br>VIN 4.5 V to 5.5 V,<br>max load = 75 mA                   | V <sub>IN</sub> -0.7  |     | 5.5  | V    | -                                                                                                                                                                                                       |
| SID.PWR#3    | V <sub>DDD_MIN</sub>    | VDDD output with VIN 4V to<br>4.5 V, max load = 20mA                          | V <sub>IN</sub> - 0.2 | -   | -    |      | _                                                                                                                                                                                                       |
| SID.PWR#20   | VBUS                    | VBUS_C valid range                                                            | 3.3                   | _   | 21.5 |      | -                                                                                                                                                                                                       |
| SID.PWR#5    | V <sub>CCD</sub>        | Regulated output voltage (for core Logic)                                     | -                     | 1.8 | -    |      | -                                                                                                                                                                                                       |
| SID.PWR#16   | C <sub>EFC_VCCD</sub>   | External regulator voltage bypass for VCCD                                    | 80                    | 100 | 120  | nF   |                                                                                                                                                                                                         |
| SID.PWR#17   | C <sub>EXC_VDDD</sub>   | Power supply decoupling capacitor for V <sub>DDD</sub>                        | -                     | 10  | -    |      | X5R ceramic                                                                                                                                                                                             |
| SID.PWR#18   | C <sub>EXV</sub>        | Bootstrap supply capacitor (BST1, BST2)                                       | _                     | 0.1 | -    | μF   |                                                                                                                                                                                                         |
| SID.PWR#24   | I <sub>DD_ACT</sub>     | Supply current at 0.4 MHz switching frequency                                 | -                     | 50  | -    | mA   | T <sub>A</sub> = 25 °C, VIN = 12 V. CC IO IN transmit or receive, no I/O sourcing current, No VCONN load current, CPU at 24 MHz, PD port active. Buck-boost converter on, 3-nF gate driver capacitance. |
| Deep Sleep m | node                    |                                                                               |                       |     |      |      |                                                                                                                                                                                                         |
| SID_DS1      | I <sub>DD_DS1</sub>     | V <sub>IN</sub> = 12 V. CC wakeup on,<br>Type-C not connected,<br>Source mode | -                     | 80  | -    |      | Type-C not attached, CC enabled for wakeup. R <sub>p</sub> connection should be enabled for the PD port. T <sub>A</sub> = 25°C. All faults disabled including VBAT-GND short protection.                |
| SID_DS2      | I <sub>DD_DS2</sub>     | VIN = 12 V, GPIO wake-up                                                      | -                     | 50  | -    |      | USBPD disabled. Wake-up from GPIO.T <sub>A</sub> = 25 °C. All faults disabled.                                                                                                                          |
| SID_DS3      | I <sub>DD_DS3</sub>     | VIN = 12 V. CC wakeup on,<br>Type-C not connected,<br>Source mode             | -                     | 300 | -    |      | Type-C not attached, CC enabled for wakeup. R <sub>p</sub> connection should be enabled for the PD port. T <sub>A</sub> = 25°C. All faults disabled except VBAT-GND short protection.                   |



**Electrical specifications** 

### 6.2.2 CPU

### Table 8 CPU specifications

| Spec ID    | Parameter              | Description                  | Min | Тур | Max | Unit | Details/conditions                                                    |
|------------|------------------------|------------------------------|-----|-----|-----|------|-----------------------------------------------------------------------|
| SID.CLK#4  | F <sub>CPU</sub>       | CPU input frequency          | -   | -   | 48  | MHz  | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ +105°C,<br>all V <sub>DDD</sub> |
| SID.PWR#19 | T <sub>DEEPSLEEP</sub> | Wake-up from Deep Sleep mode | -   | 35  | -   | 116  | _                                                                     |
| SYS.XRES#5 | T <sub>XRES</sub>      | External reset pulse width   | 5   | _   | -   | μs   | _                                                                     |

### 6.2.3 **GPIO**

### Table 9 GPIO DC specifications

| Spec ID    | Parameter            | Description                                          | Min                    | Тур | Max                  | Unit | Details/conditions                                                                                  |
|------------|----------------------|------------------------------------------------------|------------------------|-----|----------------------|------|-----------------------------------------------------------------------------------------------------|
| SID.GIO#9  | V <sub>IH_CMOS</sub> | Input voltage high threshold                         | $0.7 \times V_{DDD}$   | _   | -                    |      | CMOS input                                                                                          |
| SID.GIO#10 | V <sub>IL_CMOS</sub> | Input voltage low threshold                          | -                      | -   | $0.3 \times V_{DDD}$ |      | CMO3 IIIput                                                                                         |
| SID.GIO#11 | $V_{IH\_TTL}$        | LVTTL input                                          | 2.0                    | ı   | _                    |      | -40°C ≤ TA ≤ +105°C                                                                                 |
| SID.GIO#12 | $V_{IL\_TTL}$        | LVTTL input                                          | -                      | 1   | 0.8                  | V    | -40°C ≤ TA ≤ +105°C                                                                                 |
| SID.GIO#7  | V <sub>OH_3V</sub>   | Output voltage high level                            | V <sub>DDD</sub> - 0.6 | ı   | _                    |      | $I_{OH} = -4 \text{ mA},$<br>-40°C \le T_A \le +105°C                                               |
| SID.GIO#8  | V <sub>OL_3V</sub>   | Output voltage low level                             | 1                      | ı   | 0.6                  |      | $I_{OL} = 10 \text{ mA},$<br>-40°C \le T <sub>A</sub> \le +105°C                                    |
| SID.GIO#2  | Rpu                  | Pull-up resistor when enabled                        | 3.5                    | 5.6 | 8.5                  |      |                                                                                                     |
| SID.GIO#3  | Rpd                  | Pull-down resistor when enabled                      | 3.5                    | 5.6 | 8.5                  | kΩ   | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+105$ °C                                                     |
| SID.GIO#4  | I <sub>IL</sub>      | Input leakage current (absolute value)               | _                      | ı   | 2                    | nA   | +25 °C T <sub>A</sub> , 3-V V <sub>DDD</sub>                                                        |
| SID.GIO#5  | C <sub>PIN_A</sub>   | Max pin capacitance                                  | -                      | ı   | 22                   | pF   | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +105^{\circ}\text{C}$ , capacitance on DP, DM pins |
| SID.GIO#6  | C <sub>PIN</sub>     | Max pin capacitance                                  | _                      | 3   | 7                    |      | -40°C ≤ T <sub>A</sub> ≤ +105°C,<br>all V <sub>DDD</sub> , all other I/Os                           |
| SID.GIO#13 | V <sub>HYSTTL</sub>  | Input hysteresis, LVTTL,<br>V <sub>DDD</sub> > 2.7 V | 100                    | ı   | _                    | mV   | V <sub>DDD</sub> > 2.7 V                                                                            |
| SID.GIO#14 | V <sub>HYSCMOS</sub> | Input hysteresis CMOS                                | $0.1 \times V_{DDD}$   | -   | -                    |      | _                                                                                                   |

### Table 10 GPIO AC specifications

| Spec ID    | Parameter              | Description                                                                                  | Min | Тур | Max | Unit | Details/conditions                                                                      |  |  |  |
|------------|------------------------|----------------------------------------------------------------------------------------------|-----|-----|-----|------|-----------------------------------------------------------------------------------------|--|--|--|
| SID.GIO#16 | T <sub>RISEF</sub>     | Rise time in fast strong mode                                                                | 2   | -   | 12  |      |                                                                                         |  |  |  |
| SID.GIO#17 | T <sub>FALLF</sub>     | Fall time in fast strong mode                                                                | 2   | -   | 12  | ns   |                                                                                         |  |  |  |
| SID.GIO#18 | T <sub>RISES</sub>     | Rise time in slow strong mode                                                                | 10  | -   | 60  | 115  |                                                                                         |  |  |  |
| SID.GIO#19 | T <sub>FALLS</sub>     | Fall time in slow strong mode                                                                | 10  | -   | 60  |      | $C_{load} = 25 \text{ pF},$<br>$-40^{\circ}\text{C} \le T_{A} \le +105^{\circ}\text{C}$ |  |  |  |
| SID.GIO#20 | F <sub>GPIO_OUT1</sub> | GPIO $F_{OUT}$ ; 3.0 $V \le V_{DDD} \le 5.5 V$ . Fast strong mode.                           | -   | ı   | 16  |      | 40 C 2 1 <sub>A</sub> 2 · 105 C                                                         |  |  |  |
| SID.GIO#21 | F <sub>GPIO_OUT2</sub> | GPIO $F_{OUT}$ ; 3.0 $V \le V_{DDD} \le 5.5 V$ . Slow strong mode.                           | -   | 1   | 7   | MHz  |                                                                                         |  |  |  |
| SID.GIO#22 | F <sub>GPIO_IN</sub>   | GPIO input operating frequency; $3.0 \text{ V} \le \text{V}_{\text{DDD}} \le 5.5 \text{ V}.$ | -   | -   | 16  |      | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +105^{\circ}\text{C}$                  |  |  |  |



**Electrical specifications** 

Table 11 GPIO OVT DC specifications

| Spec ID              | Parameter           | Description                                              | Min      | Тур | Мах | Unit | Details/<br>conditions                                                          |
|----------------------|---------------------|----------------------------------------------------------|----------|-----|-----|------|---------------------------------------------------------------------------------|
| SID.GPIO_20VT_GIO#4  | GPIO_20VT_I_LU      | GPIO_20VT latch up<br>current limits                     | -140     | -   | 140 | mA   | Max / min current in<br>to any input or<br>output, pin-to-pin,<br>pin-to-supply |
| SID.GPIO_20VT_GIO#5  | GPIO_20VT_RPU       | GPIO_20VT pull-up resistor value                         |          |     | 8.5 |      | $-40$ °C $\leq T_A \leq +105$ °C, all $V_{DDD}$                                 |
| SID.GPIO_20VT_GIO#6  | GPIO_20VT_RPD       | GPIO_20VT<br>pull-down resistor<br>value                 | 3.5      | -   | 8.5 | kΩ   | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ +105°C,<br>all V <sub>DDD</sub>           |
| SID.GPIO_20VT_GIO#16 | GPIO_20VT_IIL       | GPIO_20VT input<br>leakage current<br>(absolute value)   | -        | -   | 2   | nA   | +25°C T <sub>A</sub> , 3-V V <sub>DDD</sub>                                     |
| SID.GPIO_20VT_GIO#17 | GPIO_20VT_CPIN      | GPIO_20VT pin capacitance                                | -        | ı   | 10  | pF   | $-40$ °C $\leq T_A \leq +105$ °C, all $V_{DDD}$                                 |
| SID.GPIO_20VT_GIO#33 | GPIO_20VT_Voh       | GPIO_20VT output voltage high level                      | VDDD-0.6 | I   | ı   |      | I <sub>OH</sub> = -4 mA                                                         |
| SID.GPIO_20VT_GIO#36 | GPIO_20VT_Vol       | GPIO_20VT output voltage low level                       | -        | ı   | 0.6 | V    | I <sub>OL</sub> = 8 mA                                                          |
| SID.GPIO_20VT_GIO#41 | GPIO_20VT_Vih_LVTTL | GPIO_20VT LVTTL input                                    | 2        | -   | -   | V    | $-40$ °C $\leq T_A \leq +105$ °C, all $V_{DDD}$                                 |
| SID.GPIO_20VT_GIO#42 | GPIO_20VT_Vil_LVTTL | GPIO_20VT LVTTL input                                    | -        | -   | 0.8 |      | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ +105°C, all V <sub>DDD</sub>              |
| SID.GPIO_20VT_GIO#43 | GPIO_20VT_Vhysttl   | GPIO_20VT input<br>hysteresis LVTTL                      | 100      | _   | -   | mV   | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ +105°C, all V <sub>DDD</sub>              |
| SID.GPIO_20VT_GIO#45 | GPIO_20VT_ITOT_GPIO | GPIO_20VT<br>maximum total sink<br>pin current to ground | _        | ı   | 95  | mA   | V (GPIO_20VT pin) > V <sub>DDD</sub>                                            |



**Electrical specifications** 

Table 12 GPIO OVT AC specifications

| Spec ID              | Parameter            | Description                                                                                 | Min | Тур | Мах | Unit | Details/<br>conditions                              |
|----------------------|----------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|-----------------------------------------------------|
| SID.GPIO_20VT_70     | GPIO_20VT_TriseF     | GPIO_20VT rise time in fast strong mode                                                     | 1   | -   | 15  |      |                                                     |
| SID.GPIO_20VT_71     | GPIO_20VT_TfallF     | GPIO_20VT fall time in fast strong mode                                                     | 1   | -   | 15  | ns   |                                                     |
| SID.GPIO_20VT_GIO#46 | GPIO_20VT_TriseS     | GPIO_20VT rise time in slow strong mode                                                     | 10  | -   | 70  |      |                                                     |
| SID.GPIO_20VT_GIO#47 | GPIO_20VT_TfallS     | GPIO_20VT Fall time in slow strong mode                                                     | 10  | -   | 70  |      | All V <sub>DDD</sub> ,<br>C <sub>load</sub> = 25 pF |
| SID.GPIO_20VT_GIO#48 | GPIO_20VT_FGPIO_OUT1 | GPIO_20VT GPIO Fout; $3 \text{ V} \le \text{V}_{DDD} \le 5.5 \text{ V}$ . Fast strong mode. | -   | -   | 33  |      |                                                     |
| SID.GPIO_20VT_GIO#50 | GPIO_20VT_FGPIO_OUT3 | GPIO_20VT GPIO Fout;<br>3 V≤V <sub>DDD</sub> ≤5.5V. Slow<br>strong mode.                    | -   | -   | 7   | MHz  |                                                     |
| SID.GPIO_20VT_GIO#52 | GPIO_20VT_FGPIO_IN   | GPIO_20VT GPIO input operating frequency; 3 V ≤ V <sub>DDD</sub> ≤ 5.5 V                    | -   | -   | 8   |      | All V <sub>DDD</sub>                                |



**Electrical specifications** 

#### 6.2.4 XRES

### Table 13 XRES DC specifications

| Spec ID    | Parameter            | Description                                 | Min                  | Тур                     | Max                  | Unit | Details/<br>conditions |
|------------|----------------------|---------------------------------------------|----------------------|-------------------------|----------------------|------|------------------------|
| SID.XRES#1 | V <sub>IH_XRES</sub> | Input voltage high<br>threshold on XRES pin | $0.7 \times V_{DDD}$ | -                       | 1                    | V    | CMOS input             |
| SID.XRES#2 | V <sub>IL_XRES</sub> | Input voltage low<br>threshold on XRES pin  | -                    | -                       | $0.3 \times V_{DDD}$ | -    | смоз прис              |
| SID.XRES#3 | C <sub>IN_XRES</sub> | Input capacitance on<br>XRES pin            | -                    | -                       | 7                    | pF   | -                      |
| SID.XRES#4 | V <sub>HYSXRES</sub> | Input voltage hysteresis on XRES pin        | -                    | 0.05 × V <sub>DDD</sub> | -                    | mV   | _                      |

## 6.3 Digital peripherals

The following specifications apply to the timer/counter/PWM peripherals in the timer mode.

## 6.3.1 Pulse width modulation (PWM) for GPIO pins

## Table 14 PWM AC specifications

| Spec ID     | Parameter             | Description                | Min  | Тур | Max | Unit | Details/conditions                                                                           |
|-------------|-----------------------|----------------------------|------|-----|-----|------|----------------------------------------------------------------------------------------------|
| SID.TCPWM.1 | TCPWM <sub>FREQ</sub> | Operating frequency        | -    | -   | Fc  | MHz  | Fc max = CLK_SYS                                                                             |
| SID.TCPWM.3 | T <sub>PWMEXT</sub>   | Output trigger pulse width | 2/Fc | -   | -   |      | Minimum possible width of overflow, underflow, and CC (Counter equals compare value) outputs |
| SID.TCPWM.4 | T <sub>CRES</sub>     | Resolution of counter      | 1/Fc | -   | -   | ns   | Minimum time between successive counts                                                       |
| SID.TCPWM.5 | PWM <sub>RES</sub>    | PWM resolution             | 1/Fc | -   | -   |      | Minimum pulse width of PWM output                                                            |

## 6.3.2 $I^2C$

## Table 15 Fixed I<sup>2</sup>C AC specifications

| Spec ID | Parameter         | Description | Min | Тур | Max | Unit | Details/conditions |
|---------|-------------------|-------------|-----|-----|-----|------|--------------------|
| SID153  | F <sub>I2C1</sub> | Bit rate    | _   | -   | 1   | Mbps | _                  |

#### 6.3.3 UART

### Table 16 Fixed UART AC specifications

| Spec ID | Parameter         | Description | Min | Тур | Max | Unit | Details/conditions |
|---------|-------------------|-------------|-----|-----|-----|------|--------------------|
| SID162  | F <sub>UART</sub> | Bit rate    | ı   | ı   | 1   | Mbps | -                  |



**Electrical specifications** 

### 6.3.4 SPI

#### Table 17 Fixed SPI AC specifications

| Spec ID | Parameter | Description                                       | Min | Тур | Max | Unit | Details/conditions |
|---------|-----------|---------------------------------------------------|-----|-----|-----|------|--------------------|
| SID166  |           | SPI operating frequency (master; 6X oversampling) | 1   | -   | 8   | MHz  | -                  |

#### Table 18 Fixed SPI master mode AC specifications

| Spec ID | Parameter        | Description                             | Min | Тур | Max | Unit | Details/conditions               |
|---------|------------------|-----------------------------------------|-----|-----|-----|------|----------------------------------|
| SID167  | T <sub>DMO</sub> | MOSI valid after SClock<br>driving edge | -   | -   | 15  |      | -                                |
| SID168  | T <sub>DSI</sub> | MISO valid before SClock capturing edge | 20  | -   | -   | ns   | Full clock, late MISO sampling   |
| SID169  | Т <sub>НМО</sub> | Previous MOSI data hold time            | 0   | -   | -   |      | Referred to slave capturing edge |

### **Table 19 Fixed SPI Slave Mode AC Specifications**

| Spec ID | Parameter            | Description                                          | Min | Тур | Max                          | Unit | Details/<br>conditions                |
|---------|----------------------|------------------------------------------------------|-----|-----|------------------------------|------|---------------------------------------|
| SID170  | T <sub>DMI</sub>     | MOSI valid before Sclock capturing edge              | 40  | _   | _                            |      | _                                     |
| SID171  | T <sub>DSO</sub>     | MISO valid after Sclock driving edge                 | -   | -   | 48 + (3 × T <sub>CPU</sub> ) |      | T <sub>CPU</sub> = 1/F <sub>CPU</sub> |
| SID171A | T <sub>DSO_EXT</sub> | MISO valid after Sclock driving edge in ext clk mode | -   | -   | 48                           | ns   | _                                     |
| SID172  | T <sub>HSO</sub>     | Previous MISO data hold time                         | 0   | -   | -                            |      | _                                     |
| SID172A | T <sub>SSELSCK</sub> | SSEL valid to first SCK valid edge                   | 100 | -   | -                            |      | -                                     |

## 6.3.5 Memory

### Table 20 Flash AC specifications

| Spec ID   | Parameter              | Description                                                | Min  | Тур | Max  | Unit   | Details/conditions                                              |
|-----------|------------------------|------------------------------------------------------------|------|-----|------|--------|-----------------------------------------------------------------|
| SID.MEM#2 | FLASH_WRITE            | Row (block) write time (Erase and program)                 | -    | -   | 20   |        | $-40^{\circ}\text{C} \le \text{T}_{A} \le +85^{\circ}\text{C},$ |
| SID.MEM#1 | FLASH_ERASE            | Row erase time                                             | -    | -   | 15.5 | ms     | all V <sub>DDD</sub>                                            |
| SID.MEM#5 | FLASH_ROW_PGM          | Row program time after erase                               | -    | -   | 7    |        |                                                                 |
| SID178    | T <sub>BULKERASE</sub> | Bulk erase time (32 KB)                                    | -    | -   | 35   |        |                                                                 |
| SID180    | T <sub>DEVPROG</sub>   | Total device program time                                  | -    | -   | 7.5  | S      |                                                                 |
| SID.MEM#6 | FLASH_ <sub>ENPB</sub> | Flash write endurance                                      | 100k | _   | 1    | cycles | 25°C ≤ T <sub>A</sub> ≤ 55°C,<br>all V <sub>DDD</sub>           |
| SID182    | F <sub>RET1</sub>      | Flash retention, T <sub>A</sub> ≤ 55°C,<br>100K P/E cycles | 20   | -   | -    | voars  | -                                                               |
| SID182A   | F <sub>RET2</sub>      | Flash retention, T <sub>A</sub> ≤ 85°C,<br>10K P/E cycles  | 10   | -   | -    | years  | _                                                               |



**Electrical specifications** 

## **6.4** System resources

## 6.4.1 Power-on-reset (POR) with brown out

### Table 21 Imprecise power-on reset (IPOR)

| Spec ID | Parameter             | Description                              | Min  | Тур | Max  | Unit | Details/conditions                                      |
|---------|-----------------------|------------------------------------------|------|-----|------|------|---------------------------------------------------------|
| SID185  | V <sub>RISEIPOR</sub> | Power-on reset (POR) rising trip voltage | 0.80 | _   | 1.50 | ٧    | -40°C ≤T <sub>A</sub> ≤ +105°C,<br>all V <sub>DDD</sub> |
| SID186  | V <sub>FALLIPOR</sub> | POR falling trip voltage                 | 0.70 | -   | 1.4  |      | all v <sub>DDD</sub>                                    |

#### Table 22 Precise POR

| Spec ID | Parameter              | Description                                                  | Min  | Тур | Max  | Unit | Details/conditions                                                      |
|---------|------------------------|--------------------------------------------------------------|------|-----|------|------|-------------------------------------------------------------------------|
| SID190  |                        | Brown-out detect (BOD) trip<br>voltage in active/sleep modes | 1.48 | -   | 1.62 | V    | $-40^{\circ}\text{C} \leq \text{T}_{\Delta} \leq +105^{\circ}\text{C},$ |
| SID192  | V <sub>FALLDPSLP</sub> | BOD trip voltage in deep sleep mode                          | 1.1  | _   | 1.5  | V    | all V <sub>DDD</sub>                                                    |

#### 6.4.2 SWD interface

#### Table 23 SWD interface specifications

| Spec ID   | Parameter    | Description                                                  | Min      | Тур | Max      | Unit | Details/<br>conditions |
|-----------|--------------|--------------------------------------------------------------|----------|-----|----------|------|------------------------|
| SID.SWD#1 | F_SWDCLK1    | $3.0 \text{ V} \le \text{V}_{\text{DDIO}} \le 5.5 \text{ V}$ | -        | -   | 14       | MHz  | _                      |
| SID.SWD#2 | T_SWDI_SETUP | T = 1/f SWDCLK                                               | 0.25 × T | -   | -        |      |                        |
| SID.SWD#3 | T_SWDI_HOLD  | T = 1/f SWDCLK                                               | 0.25 × T | -   | -        | nc   | _                      |
| SID.SWD#4 | T_SWDO_VALID | T = 1/f SWDCLK                                               | -        | -   | 0.50 × T | ns   | _                      |
| SID.SWD#5 | T_SWDO_HOLD  | T = 1/f SWDCLK                                               | 1        | -   | -        |      |                        |

#### 6.4.3 Internal main oscillator

### Table 24 IMO AC specifications

| Spec ID    | Parameter             | Description                             | Min | Тур | Max | Unit | Details/conditions                                                                                                    |
|------------|-----------------------|-----------------------------------------|-----|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------|
| SID.CLK#13 | F <sub>IMOTOL</sub>   | Frequency variation at 48 MHz (trimmed) | -   | _   | ±2  | %    | $3.0 \text{ V} \le \text{V}_{DDD} < 5.5 \text{ V}.$<br>$-40^{\circ}\text{C} \le \text{T}_{A} \le 105^{\circ}\text{C}$ |
| SID226     | T <sub>STARTIMO</sub> | IMO start-up time                       | _   | -   | 7   |      | $-40^{\circ}\text{C} \le \text{T}_{A} \le +105^{\circ}\text{C},$                                                      |
| SID.CLK#1  | F <sub>IMO</sub>      | IMO frequency                           | 24  | -   | 48  | MHz  | all V <sub>DDD</sub>                                                                                                  |

## 6.4.4 Internal low-speed oscillator

#### Table 25 ILO AC specifications

| Spec ID   | Parameter              | Description       | Min | Тур | Max | Unit | Details/<br>conditions                                           |
|-----------|------------------------|-------------------|-----|-----|-----|------|------------------------------------------------------------------|
| SID234    | T <sub>STARTILO1</sub> | ILO start-up time | _   | _   | 2   | ms   | $-40^{\circ}\text{C} \le \text{T}_{A} \le +105^{\circ}\text{C},$ |
| SID238    | T <sub>ILODUTY</sub>   | ILO duty cycle    | 40  | 50  | 60  | %    | all V <sub>DDD</sub>                                             |
| SID.CLK#5 | F <sub>ILO</sub>       | ILO frequency     | 20  | 40  | 80  | kHz  | _                                                                |



**Electrical specifications** 

## 6.4.5 PD

### Table 26 PD DC specifications

| Spec ID           | Parameter        | Description                                                                | Min  | Тур | Мах   | Unit      | Details/<br>conditions |
|-------------------|------------------|----------------------------------------------------------------------------|------|-----|-------|-----------|------------------------|
| SID.DC.cc_shvt.1  | vSwing           | Transmitter output high voltage                                            | 1.05 | _   | 1.2   | V         | -                      |
| SID.DC.cc_shvt.2  | vSwing_low       | Transmitter output low voltage                                             |      | -   | 0.075 | V         | -                      |
| SID.DC.cc_shvt.3  | zDriver          | Transmitter output impedance                                               | 33   | -   | 75    | W         | -                      |
| SID.DC.cc_shvt.4  | zBmcRx           | Receiver input impedance                                                   | 10   | ı   |       | $M\Omega$ | _                      |
| SID.DC.cc_shvt.5  | ldac_std         | Source current for USB standard advertisement                              | 64   | -   | 96    |           | _                      |
| SID.DC.cc_shvt.6  | ldac_1p5a        | Source current for 1.5A at 5V advertisement                                | 166  | -   | 194   | μΑ        | -                      |
| SID.DC.cc_shvt.7  | Idac_3a          | Source current for 3A at 5V advertisement                                  | 304  | -   | 356   |           | -                      |
| SID.DC.cc_shvt.8  | Rd               | Pull down termination resistance when acting as UFP (upstream facing port) | 4.59 | ı   | 5.61  | kΩ        | -                      |
| SID.DC.cc_shvt.10 | zOPEN            | CC impedance to ground when disabled                                       | 108  | -   |       |           | -                      |
| SID.DC.cc_shvt.11 | DFP_default_0p2  | CC voltages on DFP side-standard USB                                       | 0.15 | -   | 0.25  |           | -                      |
| SID.DC.cc_shvt.12 | DFP_1.5A_0p4     | CC voltages on DFP side-1.5A                                               | 0.35 | -   | 0.45  |           | -                      |
| SID.DC.cc_shvt.13 | DFP_3A_0p8       | CC voltages on DFP side-3A                                                 | 0.75 | -   | 0.85  | V         | -                      |
| SID.DC.cc_shvt.14 | DFP_3A_2p6       | CC voltages on DFP side-3A                                                 | 2.45 | -   | 2.75  | V         | -                      |
| SID.DC.cc_shvt.15 | UFP_default_0p66 | CC voltages on UFP side-standard USB                                       | 0.61 | -   | 0.7   |           | -                      |
| SID.DC.cc_shvt.16 | UFP_1.5A_1p23    | CC voltages on UFP side-1.5A                                               | 1.16 | -   | 1.31  |           | -                      |
| SID.DC.cc_shvt.17 | Vattach_ds       | Deep sleep attach threshold                                                | 0.3  | -   | 0.6   | %         | -                      |
| SID.DC.cc_shvt.18 | Rattach_ds       | Deep sleep pull-up resistor                                                | 10   | -   | 50    | kΩ        | -                      |
| SID.DC.cc_shvt.19 | VTX_step         | TX drive voltage step size                                                 | 80   | -   | 120   | mV        | -                      |

## 6.4.6 Analog-to-digital converter

### Table 27 ADC DC specifications

|           | -          |                            |                     |     |                     |      |                                                        |
|-----------|------------|----------------------------|---------------------|-----|---------------------|------|--------------------------------------------------------|
| Spec ID   | Parameter  | Description                | Min                 | Тур | Max                 | Unit | Details/conditions                                     |
| SID.ADC.1 | Resolution | ADC resolution             | -                   | 8   | -                   | Bits | -                                                      |
| SID.ADC.2 | INL        | Integral non-linearity     | -1.5                | -   | 1.5                 |      | Reference voltage generated from bandgap.              |
| SID.ADC.3 | DNL        | Differential non-linearity | -2.5                | -   | 2.5                 | LSB  | Reference voltage generated from V <sub>DDD</sub> .    |
| SID.ADC.4 | Gain Error | Gain error                 | -1.5                | -   | 1.5                 |      | Reference voltage generated from bandgap.              |
| SID.ADC.5 | VREF_ADC1  | Reference voltage of ADC   | V <sub>DDDmin</sub> | -   | V <sub>DDDmax</sub> | V    | Reference voltage generated from V <sub>DDD</sub> .    |
| SID.ADC.6 | VREF_ADC2  | Reference voltage of ADC   | 1.96                | 2.0 | 2.04                | •    | Reference voltage generated from Deep sleep reference. |



**Electrical specifications** 

#### 6.4.7 HS CSA

#### Table 28 HS CSA DC specifications

| Spec ID      | Parameter    | Description                                     | Min | Тур | Max | Unit | Details/<br>conditions |
|--------------|--------------|-------------------------------------------------|-----|-----|-----|------|------------------------|
| SID.HSCSA.1  | Csa_Acc1     | CSA accuracy 5 mV < Vsense < 10 mV              | -15 | -   | 15  |      |                        |
| SID.HSCSA.2  | Csa_Acc2     | CSA accuracy 10 mV < Vsense < 15 mV             | -10 | -   | 10  |      | Active mode            |
| SID.HSCSA.3  | Csa_Acc3     | CSA accuracy 15 mV < Vsense < 25 mV             | -5  | -   | 5   |      |                        |
| SID.HSCSA.4  | Csa_Acc4     | CSA accuracy 25 mV < Vsense                     | -3  | -   | 3   |      |                        |
| SID.HSCSA.7  | Csa_SCP_Acc1 | CSA SCP at 6A with 5-m $\Omega$ sense resistor  | -10 | -   | 10  | %    |                        |
| SID.HSCSA.8  | Csa_SCP_Acc2 | CSA SCP at 10A with 5-m $\Omega$ sense resistor | -10 | -   | 10  |      |                        |
| SID.HSCSA.9  | Csa_OCP_1A   | CSA OCP at 1A with 5-m $\Omega$ sense resistor  | 104 | 130 | 156 |      |                        |
| SID.HSCSA.10 | Csa_OCP_5A   | CSA OCP for 5A with 5-m $\Omega$ sense resistor | 123 | 130 | 137 |      |                        |

#### Table 29 HS CSA AC specifications

| Spec ID        | Parameter               | Description                                                        | Min | Тур | Max | Unit | Details/conditions |
|----------------|-------------------------|--------------------------------------------------------------------|-----|-----|-----|------|--------------------|
| SID.HSCSA.AC.1 | T <sub>SCP_GATE</sub>   | Delay from SCP threshold trip to external NFET power gate turn off | -   | 3.5 | -   | - μs | 1nF NFET gate      |
| SID.HSCSA.AC.2 | T <sub>SCP_GATE_1</sub> | Delay from SCP threshold trip to external NFET power gate turn off | -   | 8   | -   |      | 3nF NFET gate      |

#### 6.4.8 UV/OV

#### Table 30 UV/OV specifications

| Spec ID    | Parameter | Description                                         | Min  | Тур | Max | Unit | Details/conditions |  |  |
|------------|-----------|-----------------------------------------------------|------|-----|-----|------|--------------------|--|--|
| SID.UVOV.1 | VTHOV1    | Overvoltage threshold Accuracy, 4 V to 11 V         | -3   | -   | 3   |      |                    |  |  |
| SID.UVOV.2 | VTHOV2    | Overvoltage threshold Accuracy,<br>11 V to 21.5 V   | -3.2 | -   | 3.2 |      | Active mode        |  |  |
| SID.UVOV.3 | VTHUV1    | Undervoltage threshold<br>Accuracy, 3 V to 3.3 V    | -4   | -   | 4   | %    |                    |  |  |
| SID.UVOV.4 | VTHUV2    | Undervoltage threshold<br>Accuracy, 3.3 V to 4.0 V  | -3.5 | -   | 3.5 |      |                    |  |  |
| SID.UVOV.5 | VTHUV3    | Undervoltage threshold<br>Accuracy, 4.0 V to 21.5 V | -3   | -   | 3   |      |                    |  |  |



**Electrical specifications** 

#### 6.4.9 VCONN switch

#### Table 31 VCONN switch DC specifications

| Spec ID    | Parameter         | Description                                  | Min  | Тур | Max  | Unit | Details/conditions |
|------------|-------------------|----------------------------------------------|------|-----|------|------|--------------------|
| DC.VCONN.1 | VCONN_OUT         | VCONN output voltage with 20 mA load current | 4.5  | -   | 5.5  | ٧    | -                  |
| DC.VCONN.2 | I <sub>LEAK</sub> | Connector side pin leakage current           | _    | -   | 10   | μΑ   | _                  |
| DC.VCONN.3 | I <sub>OCP</sub>  | VCONN overcurrent protection threshold       | 22.5 | 30  | 42.5 | mA   | -                  |

#### Table 32 VCONN switch AC specifications

| Spec ID    | Parameter        | Description                | Min | Тур | Max | Unit | Details/conditions |
|------------|------------------|----------------------------|-----|-----|-----|------|--------------------|
| AC.VCONN.1 | T <sub>ON</sub>  | VCONN switch turn-on time  | -   | -   | 600 | นร   | -                  |
| AC.VCONN.2 | T <sub>OFF</sub> | VCONN switch turn-off time | _   | -   | 10  | '    | _                  |

#### 6.4.10 V<sub>BUS</sub>

#### Table 33 V<sub>BUS</sub> discharge specifications

| Spec ID         | Parameter       | Description                                       | Min   | Тур | Max  | Unit | Details/conditions              |  |
|-----------------|-----------------|---------------------------------------------------|-------|-----|------|------|---------------------------------|--|
| SID.VBUS.DISC.1 | R1              | 20-V NMOS ON resistance for DS = 1                | 500   | -   | 2000 |      |                                 |  |
| SID.VBUS.DISC.2 | R2              | 20-V NMOS ON resistance for DS = 2                | 250   | -   | 1000 |      | Measured at 0.5 V.              |  |
| SID.VBUS.DISC.3 | R4              | 20-V NMOS ON resistance for DS = 4                | 125   | -   | 500  | Ω    |                                 |  |
| SID.VBUS.DISC.4 | R8              | 20-V NMOS ON resistance for DS = 8                | 62.5  | -   | 250  |      |                                 |  |
| SID.VBUS.DISC.5 | R16             | 20-V NMOS ON resistance for DS = 16               | 31.25 | -   | 125  |      |                                 |  |
| SID.VBUS.DISC.6 | Vbus_stop_error | Error percentage of final VBUS value from setting | -     | -   | 10   | %    | When VBUS is discharged to 5 V. |  |

#### **6.4.11** Voltage regulation

#### **Table 34** Voltage regulation DC specifications

| Spec ID     | Parameter | Description                                | Min | Тур | Max  | Unit | Details/conditions |
|-------------|-----------|--------------------------------------------|-----|-----|------|------|--------------------|
| SID.DC.VR.1 | VOUT      | CSNO output voltage range                  | 3.3 | _   | 21.5 | V    | -                  |
| SID.DC.VR.2 | VR        | CSNO voltage regulation accuracy           | -   | ±3  | ±5   | %    | _                  |
| SID.DC.VR.3 | VIN_UVLO  | VIN supply below which chip will get reset | 1.7 | -   | 3.0  | V    | _                  |

#### Table 35 Voltage regulator specifications

| Spec ID    | Parameter          | Description                                         | Min | Тур | Max | Unit | Details/conditions |
|------------|--------------------|-----------------------------------------------------|-----|-----|-----|------|--------------------|
| SID.VREG.1 | T <sub>START</sub> | Total startup time for the regulator supply outputs | _   | 1   | 200 | μs   | -                  |



**Electrical specifications** 

#### 6.4.12 VBUS gate driver

#### Table 36 VBUS gate driver DC specifications

| Spec ID  | Parameter | Description                                  | Min | Тур | Мах  | Unit | Details/<br>conditions                             |
|----------|-----------|----------------------------------------------|-----|-----|------|------|----------------------------------------------------|
| SID.GD.1 | GD_VGS    | Gate to source overdrive during ON condition | 4.5 | 5   | 10   | V    | NFET driver is ON.                                 |
| SID.GD.2 | GD_RPD    | Resistance when pull-down enabled            | _   | _   | 2    | kΩ   | Applicable on VBUS_CTRL to turn off external NFET. |
| SID.GD.5 | GD_drv    | Programmable typical gate current            | 0.3 | -   | 9.75 | μΑ   | -                                                  |

#### Table 37 VBUS gate Driver AC specifications

| Spec ID  | Parameter        | Description                                                             | Min | Тур | Max | Unit | Details/<br>conditions |
|----------|------------------|-------------------------------------------------------------------------|-----|-----|-----|------|------------------------|
| SID.GD.3 | T <sub>ON</sub>  | VBUS_CTRL low to high (1V to VBUS + 1 V) with 3 nF external capacitance | 2   | 5   | 10  | ms   | CSNO = 5 V             |
| SID.GD.4 | T <sub>OFF</sub> | VBUS_CTRL high to low (90% to 10%) with 3 nF external capacitance       | -   | 7   | _   | μs   | CSNO = 21.5 V          |

#### 6.4.13 PWM controller

#### Table 38 Buck-boost PWM controller specifications

| Spec ID | Parameter       | Description                              | Min | Тур  | Мах | Unit | Details/<br>conditions |
|---------|-----------------|------------------------------------------|-----|------|-----|------|------------------------|
| PWM.1   | F <sub>SW</sub> | Switching frequency                      | 150 | _    | 600 | kHz  | _                      |
| PWM.2   | FSS             | Spread spectrum frequency dithering span | -   | 10   | -   | %    | -                      |
| PWM.3   | Ratio_buck_BB   | Buck to buck boost ratio                 | -   | 1.16 | -   | V/V  | _                      |
| PWM.4   | Ratio_boost_BB  | Boost to buck boost ratio                | _   | 0.84 | -   | V/ V | _                      |

#### 6.4.14 NFET gate driver

#### Table 39 Buck-boost NFET gate driver specifications

| Spec ID | Parameter | Description                                          | Min | Тур | Мах | Unit | Details/<br>conditions |
|---------|-----------|------------------------------------------------------|-----|-----|-----|------|------------------------|
| DR.1    | R_HS_PU   | Top-side gate driver on-resistance-gate pull-up      | -   | 2   | -   |      | -                      |
| DR.2    | R_HS_PD   | Top-side gate driver on-resistance-gate pull-down    | -   | 1.5 | -   | 0    | -                      |
| DR.3    | R_LS_PU   | Bottom-side gate driver on-resistance-gate pull-up   | -   | 2   | _   | 12   | -                      |
| DR.4    | R_LS_PD   | Bottom-side gate driver on-resistance-gate pull-down | _   | 1.5 | -   |      | -                      |
| DR.5    | Dead_HS   | Dead time before high-side rising edge               | -   | 30  | -   |      | _                      |
| DR.6    | Dead_LS   | Dead time before low-side rising edge                | -   | 30  | -   |      | _                      |
| DR.7    | Tr_HS     | Top-side gate driver rise time                       | -   | 25  | -   | ne   | _                      |
| DR.8    | Tf_HS     | Top-side gate driver fall time                       | -   | 20  | _   | ns   | _                      |
| DR.9    | Tr_LS     | Bottom-side gate driver rise time                    | -   | 25  | -   |      | _                      |
| DR.10   | Tf_LS     | Bottom-side gate driver fall time                    | -   | 20  | _   |      | _                      |



**Electrical specifications** 

#### 6.4.15 LS-SCP

#### Table 40 LS-SCP DC specifications

| Spec ID         | Parameter  | er Description                       |     | Тур | Max  | Unit | Details/conditions                                        |
|-----------------|------------|--------------------------------------|-----|-----|------|------|-----------------------------------------------------------|
| SID.LSSCP.DC.1  | SCP_6A     | Short circuit current detect<br>@ 6A | 5.4 | 6   | 6.6  |      | Using differential inputs (CSP_GPIO2, CSN_GPIO3)          |
| SID.LSSCP.DC.1A | SCP_6A_SE  | Short circuit current detect<br>@ 6A | 4.5 | 6   | 7.5  |      | Using single ended inputs (CSP_GPIO2) and internal ground |
| SID.LSSCP.DC.2  | SCP_10A    | Short circuit current detect<br>@10A | 9   | 10  | 11   |      | Using differential inputs (CSP_GPIO2, CSN_GPIO3)          |
| SID.LSSCP.DC.2A | SCP_10A_SE | Short circuit current detect<br>@10A | 7.5 | 10  | 12.5 |      | Using single ended inputs (CSP_GPIO2) and internal ground |

#### 6.4.16 Thermal

#### Table 41 Thermal specifications

| Spec ID   | Parameter | Description      | Min | Тур | Max | Unit | Details/conditions |
|-----------|-----------|------------------|-----|-----|-----|------|--------------------|
| SID.OTP.1 | OTP       | Thermal shutdown | 120 | 125 | 130 | °C   | -                  |



Ordering information

### 7 Ordering information

**Table 42** lists the EZ-PD™ CCG7S part numbers and features.

Table 42 EZ-PD™ CCG7S ordering information

| MPN              | Application       | Termination resistor | Role                | Switching frequency | Package type |
|------------------|-------------------|----------------------|---------------------|---------------------|--------------|
| CYPD7191-40LDXS  | Rear-seat and     | R⊳                   | DFP                 | 150 kHz-600 kHz     | 40-pin QFN   |
| CYPD7191-40LDXST | head unit charger | Кр                   | (Power source only) | 130 KHZ-600 KHZ     | 40-pili Qriv |

#### 7.1 Ordering code definitions





**Packaging** 

### 8 Packaging

#### Table 43 Package characteristics

| Parameter       | Description                    | Conditions | Min | Тур | Max   | Unit |
|-----------------|--------------------------------|------------|-----|-----|-------|------|
| TJ              | Operating junction temperature | _          | -40 | 25  | 125   | °C   |
| T <sub>JA</sub> | Package $\theta_{JA}$          |            | -   | -   | 15.45 | °C/W |
| T <sub>JC</sub> | Package $\theta_{\text{JC}}$   |            | -   | -   | 4.4   | C/VV |

#### Table 44 Solder reflow peak temperature

| Package | Maximum peak temperature | Maximum time within 5°C of peak temperature |
|---------|--------------------------|---------------------------------------------|
| 40-QFN  | 260°C                    | 30 seconds                                  |

#### Table 45 Package moisture sensitivity level (MSL), IPC/JEDEC J-STD-2

| Package | MSL   |  |  |
|---------|-------|--|--|
| 40-QFN  | MSL 3 |  |  |

infineon

**Packaging** 

#### 8.1 Package diagrams



Figure 16 40-QFN package outline



**Packaging** 



Figure 17 Carrier Tape dimensions



Acronyms

### 9 Acronyms

#### Table 46 Acronyms used in this document

| Acronym                  | Description                                                                                                  |  |  |
|--------------------------|--------------------------------------------------------------------------------------------------------------|--|--|
| ADC                      | analog-to-digital converter                                                                                  |  |  |
| AFC                      | Samsung adaptive fast charging                                                                               |  |  |
| Arm <sup>®</sup>         | advanced RISC machine, a CPU architecture                                                                    |  |  |
| CPU                      | central processing unit                                                                                      |  |  |
| CSA                      | current sense amplifier                                                                                      |  |  |
| DAC                      | digital-to-analog converter                                                                                  |  |  |
| FCCM                     | forced continuous current/conduction mode                                                                    |  |  |
| GPIO                     | general-purpose input/output                                                                                 |  |  |
| HSDR                     | high-side driver                                                                                             |  |  |
| I <sup>2</sup> C, or IIC | inter-integrated circuit, a communications protocol                                                          |  |  |
| IDAC                     | current DAC                                                                                                  |  |  |
| I/O                      | input/output, see also GPIO                                                                                  |  |  |
| LSDR                     | low-side driver                                                                                              |  |  |
| MCU                      | microcontroller unit                                                                                         |  |  |
| ОСР                      | overcurrent protection                                                                                       |  |  |
| OVP                      | overvoltage protection                                                                                       |  |  |
| PD                       | power delivery                                                                                               |  |  |
| POR                      | power-on reset                                                                                               |  |  |
| PSoC™                    | programmable system-on-chip                                                                                  |  |  |
| PSM                      | pulse skipping mode                                                                                          |  |  |
| PWM                      | pulse-width modulator                                                                                        |  |  |
| RAM                      | random-access memory                                                                                         |  |  |
| SPI                      | serial peripheral interface, a communications protocol                                                       |  |  |
| SRAM                     | static random access memory                                                                                  |  |  |
| TCPWM                    | timer/counter/PWM                                                                                            |  |  |
| Type-C                   | a new standard with a slimmer USB connector and a reversible cable, capable of sourcing up to 100 W of power |  |  |
| UART                     | universal asynchronous transmitter receiver, a communications protocol                                       |  |  |
| UFP                      | upstream facing port                                                                                         |  |  |
| UVP                      | undervoltage protection                                                                                      |  |  |
| USB                      | universal serial bus                                                                                         |  |  |
| UVLO                     | under-voltage lockout                                                                                        |  |  |
| VPA                      | VCONN powered accessories                                                                                    |  |  |
| ZCD                      | zero crossing detector                                                                                       |  |  |



**Document conventions** 

#### 10 Document conventions

#### 10.1 Units of measure

#### Table 47 Units of measure

| Symbol | Unit of measure        |
|--------|------------------------|
| °C     | degrees Celsius        |
| Hz     | hertz                  |
| KB     | 1024 bytes             |
| kHz    | kilohertz              |
| kΩ     | kilo ohm               |
| Mbps   | megabits per second    |
| MHz    | megahertz              |
| ΜΩ     | mega-ohm               |
| Msps   | megasamples per second |
| μΑ     | microampere            |
| μF     | microfarad             |
| μs     | microsecond            |
| μV     | microvolt              |
| μW     | microwatt              |
| mA     | milliampere            |
| mΩ     | milliohm               |
| ms     | millisecond            |
| mV     | millivolt              |
| nA     | nanoampere             |
| ns     | nanosecond             |
| Ω      | ohm                    |
| pF     | picofarad              |
| ppm    | parts per million      |
| ps     | picosecond             |
| S      | second                 |
| sps    | samples per second     |



Revision history

#### **Revision history**

| Document revision | Date       | Description of changes |
|-------------------|------------|------------------------|
| *F                | 2023-01-30 | Post to external web.  |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2023-01-30 Published by Infineon Technologies AG 81726 Munich, Germany

© 2023 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Go to www.infineon.com/support

Document reference 002-33534 Rev. \*F

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.