

# Please note that Cypress is an Infineon Technologies Company.

The document following this cover page is marked as "Cypress" document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio.

# **Continuity of document content**

The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page.

# **Continuity of ordering part numbers**

Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering.

www.infineon.com



# 8-Mbit (512 K × 16) Static RAM

#### **Features**

■ High Speed: 45 ns

■ Wide voltage range: 2.2 V to 3.6 V and 4.5 V to 5.5 V

■ Ultra Low Standby Power

Typical standby current: 2 μA

Maximum standby current: 8 μA

■ Ultra Low Active Power

□ Typical active current: 1.8 mA at f = 1 MHz

■ Easy Memory Expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  Features

■ Automatic Power Down when Deselected

■ CMOS for Optimum Speed and Power

 Available in Pb-free 48-ball very fine-pitch ball grid array (VFBGA) packages

## **Functional Description**

The CY62156ESL is a high performance CMOS static RAM organized as 512K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life™ (MoBL®) in portable

applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption when addresses are not toggling. Place the device in standby mode when deselected (CE $_1$ HIGH or CE $_2$ LOW). The input or output pins (I/O $_0$  through I/O $_{15}$ ) are placed in a high impedance state when the device is deselected (CE $_1$ HIGH or CE $_2$ LOW), the outputs are disabled (OE $_1$ HIGH), Byte High Enable and Byte Low Enable are disabled (BHE, BLE $_1$ HIGH), or a write operation is active (CE $_1$ LOW, CE $_2$ HIGH and WE LOW).

To write to the device, take Chip Enable ( $\overline{CE}_1$  LOW and  $CE_2$  <u>HIGH</u>) and Write Enable ( $\overline{WE}$ ) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O $_0$  through I/O $_7$ ) is written into the location specified on the address pins ( $A_0$  through A $_18$ ). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O $_8$  through I/O $_15$ ) is written into the location specified on the address pins ( $A_0$  through A $_18$ ).

To read from the device, take Chip Enable ( $\overline{\text{CE}}_1$  LOW and CE<sub>2</sub> HIGH) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See the Truth Table on page 11 for a complete description of read and write modes.

For a complete list of related documentation, click here.







# Contents

| Pin Configurations             | 3 |
|--------------------------------|---|
| Product Portfolio              |   |
| Maximum Ratings                |   |
| Operating Range                |   |
| Electrical Characteristics     |   |
| Capacitance                    |   |
| Thermal Resistance             |   |
| AC Test Loads and Waveforms    | 5 |
| Data Retention Characteristics | 6 |
| Data Retention Waveform        |   |
| Switching Characteristics      |   |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering information                    | 12 |
|-----------------------------------------|----|
| Ordering Code Definitions               | 12 |
| Package Diagrams                        |    |
| Acronyms                                | 14 |
| Document Conventions                    | 14 |
| Units of Measure                        | 14 |
| Document History Page                   | 15 |
| Sales, Solutions, and Legal Information | 16 |
| Worldwide Sales and Design Support      | 16 |
| Products                                | 16 |
| PSoC® Solutions                         | 16 |
| Cypress Developer Community             | 16 |
| Technical Support                       | 16 |



# **Pin Configurations**

Figure 1. 48-ball VFBGA pinout (Top View) [1]



# **Product Portfolio**

| Ī |            |            |                                          |                                               |                    | F                                | Power Dis                | ssipatio            | n                                         |     |
|---|------------|------------|------------------------------------------|-----------------------------------------------|--------------------|----------------------------------|--------------------------|---------------------|-------------------------------------------|-----|
|   | Product    | Range      | V <sub>CC</sub> Range (V) <sup>[2]</sup> | Speed Operating I <sub>CC</sub> , (mA) Standb |                    | Operating I <sub>CC</sub> , (mA) |                          | y, I <sub>SB2</sub> |                                           |     |
|   | Floudet    | ixalige    | ACC Isaude (A)                           | (ns)                                          | f = 1MHz           |                                  | $f = 1MHz$ $f = f_{max}$ |                     | _ Standby, I <sub>SB2</sub> (μ <b>A</b> ) |     |
|   |            |            |                                          |                                               | Typ <sup>[3]</sup> | Max                              | <b>Typ</b> [3]           | Max                 | <b>Typ</b> [3]                            | Max |
| ĺ | CY62156ESL | Industrial | 2.2 V to 3.6 V and 4.5 V to 5.5 V        | 45                                            | 1.8                | 3                                | 18                       | 25                  | 2                                         | 8   |

- NC pins are not connected on the die.
   Datasheet specifications are not guaranteed for V<sub>CC</sub> in the range of 3.6 V to 4.5 V.
   Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.



## **Maximum Ratings**

Exceeding the maximum ratings may impair the useful life of the device. User guidelines are not tested.

Storage Temperature ......-65 °C to + 150°C Ambient Temperature with Supply Voltage to Ground Potential .....-0.5 V to 6.0 V DC Voltage Applied to Outputs in High Z State  $^{[4,\ 5]}$  .....-0.5 V to 6.0 V DC Input Voltage [4, 5] .....-0.5 V to 6.0 V

| Output Current into Outputs (LOW)                   | 20 mA    |
|-----------------------------------------------------|----------|
| Static Discharge Voltage (MIL-STD-883, Method 3015) | > 2,001V |
| Latch Up Current                                    | > 200 mA |

# **Operating Range**

| Device     | Range      | Ambient<br>Temperature | <b>V</b> cc <sup>[6]</sup>               |
|------------|------------|------------------------|------------------------------------------|
| CY62156ESL | Industrial | –40 °C to +85 °C       | 2.2 V to 3.6 V,<br>and<br>4.5 V to 5.5 V |

#### **Electrical Characteristics**

Over the Operating Range

| D                               | Dona suite 4 i a sa                              | To at One                                                                                                                                                                                               |                                                                                       |      | 11!4 |                       |      |
|---------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------|------|-----------------------|------|
| Parameter                       | Description                                      | lest Cor                                                                                                                                                                                                | Test Conditions                                                                       |      |      | Max                   | Unit |
| V <sub>OH</sub>                 | Output HIGH Voltage                              | 2.2 ≤ V <sub>CC</sub> ≤ 2.7                                                                                                                                                                             | $I_{OH} = -0.1 \text{ mA}$                                                            | 2.0  | _    | _                     | V    |
|                                 |                                                  | 2.7 ≤ V <sub>CC</sub> ≤ 3.6                                                                                                                                                                             | $I_{OH} = -1.0 \text{ mA}$                                                            | 2.4  | _    | -                     |      |
|                                 |                                                  | 4.5 ≤ V <sub>CC</sub> ≤ 5.5                                                                                                                                                                             | $I_{OH} = -1.0 \text{ mA}$                                                            | 2.4  | _    | -                     |      |
| V <sub>OL</sub>                 | Output LOW Voltage                               | 2.2 ≤ V <sub>CC</sub> ≤ 2.7                                                                                                                                                                             | I <sub>OL</sub> = 0.1 mA                                                              | -    | _    | 0.4                   | V    |
|                                 |                                                  | 2.7 ≤ V <sub>CC</sub> ≤ 3.6                                                                                                                                                                             | I <sub>OL</sub> = 2.1mA                                                               | -    | _    | 0.4                   |      |
|                                 |                                                  | 4.5 ≤ V <sub>CC</sub> ≤ 5.5                                                                                                                                                                             | I <sub>OL</sub> = 2.1mA                                                               | -    | _    | 0.4                   |      |
| V <sub>IH</sub>                 | Input HIGH Voltage                               | 2.2 ≤ V <sub>CC</sub> ≤ 2.7                                                                                                                                                                             |                                                                                       | 1.8  | _    | V <sub>CC</sub> + 0.3 | V    |
|                                 |                                                  | $2.7 \le V_{CC} \le 3.6$                                                                                                                                                                                |                                                                                       | 2.2  | _    | V <sub>CC</sub> + 0.3 |      |
|                                 |                                                  | 4.5 ≤ V <sub>CC</sub> ≤ 5.5                                                                                                                                                                             |                                                                                       | 2.2  | _    | V <sub>CC</sub> + 0.5 |      |
| V <sub>IL</sub>                 | Input LOW Voltage                                | 2.2 ≤ V <sub>CC</sub> ≤ 2.7                                                                                                                                                                             | -0.3                                                                                  | _    | 0.6  | V                     |      |
|                                 |                                                  | $2.7 \le V_{CC} \le 3.6$                                                                                                                                                                                |                                                                                       | -0.3 | _    | 0.8                   |      |
|                                 |                                                  | $4.5 \le V_{CC} \le 5.5$                                                                                                                                                                                |                                                                                       | -0.5 | _    | 0.8                   |      |
| I <sub>IX</sub>                 | Input Leakage Current                            | $GND \le V_1 \le V_{CC}$                                                                                                                                                                                |                                                                                       | -1   | _    | +1                    | μΑ   |
| I <sub>OZ</sub>                 | Output Leakage Current                           | $GND \leq V_O \leq V_{CC}, C$                                                                                                                                                                           | Output Disabled                                                                       | -1   | _    | +1                    | μΑ   |
| I <sub>CC</sub>                 | V <sub>CC</sub> Operating Supply Current         | $f = f_{max} = 1/t_{RC}$                                                                                                                                                                                | $V_{CC} = V_{CCmax}$                                                                  | -    | 18   | 25                    | mA   |
|                                 |                                                  | f = 1 MHz                                                                                                                                                                                               | I <sub>OUT</sub> = 0 mA,<br>CMOS levels                                               | _    | 1.8  | 3                     |      |
| I <sub>SB1</sub>                | Automatic CE Power down<br>Current – CMOS Inputs |                                                                                                                                                                                                         | -                                                                                     | 2    | 8    | μА                    |      |
| I <sub>SB2</sub> <sup>[7]</sup> | Automatic CE Power down<br>Current – CMOS Inputs | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{ V}$ $\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V}$ $\text{f} = 0, \text{V}_{\text{CC}} = \text{V}_{\text{CC}(\text{m})}$ | $^{\prime}$ or $CE_2 \le 0.2 \text{ V}$ , or $V_{\text{IN}} \le 0.2 \text{ V}$ , hax) | -    | 2    | 8                     | μА   |

- 4. V<sub>IL</sub>(min) = -2.0 V for pulse durations less than 20 ns.
   5. V<sub>IH</sub>(max) = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns.
   6. Full Device AC ope<u>ration</u> assumes a 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 200 μs wait time after V<sub>CC</sub> stabilization.
   7. Only chip enables (CE<sub>1</sub> and CE<sub>2</sub>) need to be tied to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.



# Capacitance

| Parameter [8]    | Description        | Test Conditions                                                     | Max | Unit |
|------------------|--------------------|---------------------------------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input capacitance  | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ)}$ | 10  | pF   |
| C <sub>OUT</sub> | Output capacitance |                                                                     | 10  | pF   |

## **Thermal Resistance**

| Parameter [8]     | Description                              | Test Conditions                                                        | 48-ball BGA | Unit |
|-------------------|------------------------------------------|------------------------------------------------------------------------|-------------|------|
| $\Theta_{JA}$     | Thermal resistance (junction to ambient) | Still Air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 72          | °C/W |
| $\Theta_{\sf JC}$ | Thermal resistance (junction to case)    |                                                                        | 8.86        | °C/W |

#### **AC Test Loads and Waveforms**

Figure 2. AC Test Loads and Waveforms



| Parameters      | 2.5 V | 3.0 V | 5.0 V | Unit |
|-----------------|-------|-------|-------|------|
| R1              | 16667 | 1103  | 1800  | Ω    |
| R2              | 15385 | 1554  | 990   | Ω    |
| R <sub>TH</sub> | 8000  | 645   | 639   | Ω    |
| V <sub>TH</sub> | 1.20  | 1.75  | 1.77  | V    |

#### Note

<sup>8.</sup> Tested initially and after any design or process changes that may affect these parameters.



#### **Data Retention Characteristics**

Over the Operating Range

| Parameter              | Description                          | Conditions                                                                                                                                                                                                                                     | Min | <b>T</b> yp <sup>[9]</sup> | Max | Unit |
|------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------|-----|------|
| $V_{DR}$               | V <sub>CC</sub> for Data Retention   |                                                                                                                                                                                                                                                | 1.5 | -                          | -   | V    |
| I <sub>CCDR</sub> [10] | Data Retention Current               | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{ V}, \ \text{CE}_2 \le 0.2 \text{ V}, \ \text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V or V}_{\text{IN}} \le 0.2 \text{ V}, \ \text{V}_{\text{CC}} = 1.5 \text{ V}$ | _   | 2                          | 5   | μА   |
| t <sub>CDR</sub> [11]  | Chip Deselect to Data Retention Time |                                                                                                                                                                                                                                                | 0   | _                          | _   | ns   |
| t <sub>R</sub> [12]    | Operation Recovery Time              |                                                                                                                                                                                                                                                | 45  | _                          | _   | ns   |

### **Data Retention Waveform**

Figure 3. Data Retention Waveform



<sup>9.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 10. Only chip enables (CE<sub>1</sub> and CE<sub>2</sub>) need to be tied to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. 11. Tested initially and after any design or process changes that may affect these parameters.

<sup>12.</sup> Full device operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min)} \ge 100~\mu s$  or stable at  $V_{CC(min)} \ge 100~\mu s$ .



## **Switching Characteristics**

Over the Operating Range

| Parameter [13]              | Decembries                                                                 | 45  | ns  | 11!4 |  |  |
|-----------------------------|----------------------------------------------------------------------------|-----|-----|------|--|--|
| Parameter                   | Description                                                                | Min | Max | Unit |  |  |
| Read Cycle                  |                                                                            |     |     |      |  |  |
| t <sub>RC</sub>             | Read Cycle Time                                                            | 45  | _   | ns   |  |  |
| t <sub>AA</sub>             | Address to Data Valid                                                      | -   | 45  | ns   |  |  |
| t <sub>OHA</sub>            | Data Hold from Address Change                                              | 10  | _   | ns   |  |  |
| t <sub>ACE</sub>            | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Data Valid                 | -   | 45  | ns   |  |  |
| t <sub>DOE</sub>            | OE LOW to Data Valid                                                       | -   | 22  | ns   |  |  |
| t <sub>LZOE</sub>           | OE LOW to Low Z <sup>[14]</sup>                                            | 5   | -   | ns   |  |  |
| t <sub>HZOE</sub>           | OE HIGH to High Z <sup>[14, 15]</sup>                                      | _   | 18  | ns   |  |  |
| t <sub>LZCE</sub>           | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[14]</sup>      | 10  | _   | ns   |  |  |
| t <sub>HZCE</sub>           | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High Z <sup>[14, 15]</sup> | _   | 18  | ns   |  |  |
| t <sub>PU</sub>             | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Power Up                   | 0   | _   | ns   |  |  |
| t <sub>PD</sub>             | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to Power Down                 | _   | 45  | ns   |  |  |
| t <sub>DBE</sub>            | BLE/BHE LOW to Data Valid                                                  | _   | 22  | ns   |  |  |
| t <sub>LZBE</sub>           | BLE/BHE LOW to Low Z <sup>[14]</sup>                                       | 5   | _   | ns   |  |  |
| t <sub>HZBE</sub>           | BLE/BHE HIGH to High Z <sup>[14, 15]</sup>                                 | _   | 18  | ns   |  |  |
| Write Cycle <sup>[16,</sup> | 17]                                                                        |     |     |      |  |  |
| t <sub>WC</sub>             | Write Cycle Time                                                           | 45  | _   | ns   |  |  |
| t <sub>SCE</sub>            | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Write End                  | 35  | _   | ns   |  |  |
| t <sub>AW</sub>             | Address Setup to Write End                                                 | 35  | _   | ns   |  |  |
| t <sub>HA</sub>             | Address Hold from Write End                                                | 0   | _   | ns   |  |  |
| t <sub>SA</sub>             | Address Setup to Write Start                                               | 0   | _   | ns   |  |  |
| t <sub>PWE</sub>            | WE Pulse Width                                                             | 35  | _   | ns   |  |  |
| t <sub>BW</sub>             | BLE/BHE LOW to Write End                                                   | 35  | _   | ns   |  |  |
| t <sub>SD</sub>             | Data Setup to Write End                                                    | 25  | _   | ns   |  |  |
| t <sub>HD</sub>             | Data Hold from Write End                                                   | 0   | _   | ns   |  |  |
| t <sub>HZWE</sub>           | WE LOW to High Z <sup>[14, 15]</sup>                                       | -   | 18  | ns   |  |  |
| t <sub>LZWE</sub>           | WE HIGH to Low Z <sup>[14]</sup>                                           | 10  | _   | ns   |  |  |

<sup>13.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the Figure 2 on page 5.

14. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZBE</sub>, t<sub>HZOE</sub> is less than t<sub>LZDE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device.

<sup>15.</sup> t<sub>HZOE</sub>, t<sub>HZOE</sub>, t<sub>HZBE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high-impedance state.

16. The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE, BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.

<sup>17.</sup> The minimum write cycle pulse width for Write Cycle No. 3 (WE controlled, OE LOW) should be equal to the sum of tsD and tHZWE.



# **Switching Waveforms**

Figure 4. Read Cycle No. 1: Address Transition Controlled [18, 19]



Figure 5. Read Cycle No. 2: OE Controlled [19, 20]



<sup>18.</sup> The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$ , or both =  $V_{IL}$ , and  $\overline{CE}_2 = V_{IH}$ .

<sup>19.</sup> WE is HIGH for read cycle.

<sup>20.</sup> Address valid before or similar to  $\overline{CE}_1$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  transition LOW and  $\overline{CE}_2$  transition HIGH.



## Switching Waveforms (continued)

Figure 6. Write Cycle No 1:  $\overline{\text{WE}}$  Controlled [21, 22, 23] - t<sub>WC</sub> **ADDRESS** t<sub>SCE</sub> CE<sub>1</sub>  $CE_2$  $t_{AW}$  $t_{HA}$  $\mathsf{t}_{\mathsf{PWE}}$ WE  $t_{BW}$ BHE/BLE ΘE  $t_{HD}$  $t_{SD}$ NOTE 24 DATA I/O VALID DATA

Figure 7. Write Cycle 2:  $\overline{\text{CE}}$  Controlled [21, 22, 23]



- 21. The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE, BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.
- 22. Data I/O is high impedance if  $\overline{\text{OE}} = \text{V}_{\text{IH}}$ .

  23. If  $\overline{\text{CE}}_1$  goes HIGH and  $\text{CE}_2$  goes LOW simultaneously with  $\overline{\text{WE}} = \text{V}_{\text{IH}}$ , the output remains in a high impedance state.

  24. During this period, the I/Os are in output state. Do not apply input signals.



# Switching Waveforms (continued)

Figure 8. Write Cycle 3:  $\overline{\text{WE}}$  controlled,  $\overline{\text{OE}}$  LOW  $^{[25,\ 27]}$ 



Figure 9. Write Cycle 4: BHE/BLE Controlled, OE LOW [25]



- 25. If  $\overline{\text{CE}}_1$  goes HIGH and  $\overline{\text{CE}}_2$  goes LOW simultaneously with  $\overline{\text{WE}} = V_{\text{IH}}$ , the output remains in a high impedance state.
- 26. During this period, the I/Os are in output state. Do not apply input signals.
- 27. The minimum write cycle pulse width should be equal to the sum of tsD and tHZWE.



# **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs                                                                                   | Mode                | Power                      |
|-----------------|-----------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Н               | Х               | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect/Power Down | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect/Power Down | Standby (I <sub>SB</sub> ) |
| L               | Н               | Х  | Χ  | Н   | Н   | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | L   | L   | Data Out (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                  | Read                | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | Н   | L   | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | L   | Н   | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | Н   | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | Н   | L   | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | L   | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Χ  | L   | L   | Data In (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                   | Write               | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | Н   | L   | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | Н   | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data In (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |



# **Ordering Information**

| Speed (ns) | Ordering Code     | Package<br>Diagram |                         | Operating<br>Range |
|------------|-------------------|--------------------|-------------------------|--------------------|
| 45         | CY62156ESL-45BVXI | 51-85150           | 48-ball VFBGA (Pb-free) | Industrial         |

## **Ordering Code Definitions**





# **Package Diagrams**

Figure 10. 48-ball VFBGA (6 × 8 × 1 mm) BV48/BZ48 Package Outline, 51-85150





NOTE:

PACKAGE WEIGHT: See Cypress Package Material Declaration Datasheet (PMDD) posted on the Cypress web.

51-85150 \*H



# **Acronyms**

| Acronym | Description                             |  |  |  |  |
|---------|-----------------------------------------|--|--|--|--|
| CE      | Chip Enable                             |  |  |  |  |
| CMOS    | Complementary Metal Oxide Semiconductor |  |  |  |  |
| I/O     | Input/Output                            |  |  |  |  |
| ŌĒ      | Output Enable                           |  |  |  |  |
| RAM     | Random Access Memory                    |  |  |  |  |
| SRAM    | Static Random Access Memory             |  |  |  |  |
| VFBGA   | Very Fine-Pitch Ball Grid Array         |  |  |  |  |
| WE      | Write Enable                            |  |  |  |  |

# **Document Conventions**

## **Units of Measure**

| Symbol | Unit of Measure |  |  |  |  |
|--------|-----------------|--|--|--|--|
| °C     | degree Celsius  |  |  |  |  |
| MHz    | megahertz       |  |  |  |  |
| μA     | microampere     |  |  |  |  |
| μs     | microsecond     |  |  |  |  |
| mA     | milliampere     |  |  |  |  |
| mm     | millimeter      |  |  |  |  |
| ns     | nanosecond      |  |  |  |  |
| Ω      | ohm             |  |  |  |  |
| %      | percent         |  |  |  |  |
| pF     | picofarad       |  |  |  |  |
| V      | volt            |  |  |  |  |
| W      | watt            |  |  |  |  |



# **Document History Page**

| Document Title: CY62156ESL MoBL <sup>®</sup> , 8-Mbit (512 K × 16) Static RAM<br>Document Number: 001-54995 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|-------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Rev.                                                                                                        | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| **                                                                                                          | 2751673 | VKN                | 08/13/09           | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| *A                                                                                                          | 2899866 | AJU                | 03/26/10           | Removed inactive parts from Ordering Information. Updated Package Diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| *B                                                                                                          | 3109032 | AJU                | 12/13/2010         | Obsolete document.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| *C                                                                                                          | 3903222 | AJU                | 02/19/2013         | Changed from Obsolete to Active. Removed all references of TSOP packages across the document and added 48-ball VFBGA package related information in the corresponding places. Updated Features. Updated Functional Description. Updated Logic Block Diagram. Updated Ordering Information (Updated part numbers) and added Ordering Code Definitions. Updated Package Diagrams: Removed spec 51-85087 and spec 51-85183. Added spec 51-85150. Added Acronyms and Units of Measure. Updated in new template. |  |  |
| *D                                                                                                          | 3996550 | MEMJ               | 05/13/2013         | Changed status from Preliminary to Final.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| *E                                                                                                          | 4273754 | VINI               | 02/06/2014         | Updated in new template. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| *F                                                                                                          | 4571885 | VINI               | 11/17/2014         | Added related documentation hyperlink in page 1. Added Note 17 in Switching Characteristics. Added note reference 17 in the Switching Characteristics table. Added Note 27 in Switching Waveforms. Added note reference 27 in Figure 8.                                                                                                                                                                                                                                                                     |  |  |



## Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive Clocks & Buffers Interface

**Lighting & Power Control** 

Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless

### PSoC® Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

#### **Cypress Developer Community**

Community | Forums | Blogs | Video | Training

### **Technical Support**

cypress.com/go/support

© Cypress Semiconductor Corporation, 2009-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-54995 Rev. \*F