

# Please note that Cypress is an Infineon Technologies Company.

The document following this cover page is marked as "Cypress" document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio.

## **Continuity of document content**

The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page.

# **Continuity of ordering part numbers**

Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering.

www.infineon.com



# 2-Mbit (256K × 8) Static RAM

### **Features**

■ High speed: 45 ns

■ Wide voltage range: 4.5 V to 5.5 V

■ Pin compatible with CY62138V

■ Ultra low standby power

Typical standby current: 1 μA

Maximum standby current: 5 μA

■ Ultra low active power

□ Typical active current: 1.6 mA @ f = 1 MHz

■ Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  features

■ Automatic power down when deselected

Complementary metal oxide semiconductor (CMOS) for optimum speed and power

■ Available in Pb-free 32-pin SOIC and 32-pin thin small outline package (TSOP) II packages

### **Functional Description**

The CY62138F is a high performance CMOS static RAM organized as 256K words by 8 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery  $\mathsf{Life^{TM}}$  (MoBL§) in portable applications. The device also has an automatic power down feature that significantly reduces power consumption when addresses are not toggling. Placing the device into standby mode reduces power consumption by more than 99% when deselected (CE $_1$  HIGH or CE $_2$  LOW).

To write to the device, take Chip Enable ( $\overline{\text{CE}}_1$  LOW and  $\text{CE}_2$  HIGH) and Write Enable ( $\overline{\text{WE}}$ ) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>17</sub>).

To read from the device, take Chip Enable ( $\overline{\text{CE}}_1$  LOW and  $\text{CE}_2$  HIGH) and output enable ( $\overline{\text{OE}}$ ) LOW while forcing Write Enable ( $\overline{\text{WE}}$ ) HIGH. Under these conditions, the contents of the memory location specified by the address pins appear on the I/O pins.

The eight input and output pins (I/O $_0$  through I/O $_7$ ) are placed in a high impedance state when the device is deselected ( $\overline{\text{CE}}_1$  HIGH or  $\overline{\text{CE}}_2$  LOW), the outputs are disabled ( $\overline{\text{OE}}$  HIGH), or during a write operation ( $\overline{\text{CE}}_1$  LOW and  $\overline{\text{CE}}_2$  HIGH and  $\overline{\text{WE}}$  LOW).

The CY62138F device is suitable for interfacing with processors that have TTL I/P levels. It is not suitable for processors that require CMOS I/P levels. Please see Electrical Characteristics on page 4 for more details and suggested alternatives.

For a complete list of related documentation, click here.

## Logic Block Diagram



Cypress Semiconductor Corporation
Document Number: 001-13194 Rev. \*N

198 Champion Court

San Jose, CA 95134-1709

408-943-2600

Revised March 29, 2019



### **Contents**

| Pin Configurations             | 3  |
|--------------------------------|----|
| Product Portfolio              |    |
| Maximum Ratings                |    |
| Operating Range                | 4  |
| Electrical Characteristics     | 4  |
| Capacitance                    | 5  |
| Thermal Resistance             | 5  |
| AC Test Loads and Waveforms    | 5  |
| Data Retention Characteristics | 6  |
| Data Retention Waveform        | 6  |
| Switching Characteristics      |    |
| Switching Waveforms            |    |
| Truth Table                    | 11 |

| Ordering Information                    | 12 |
|-----------------------------------------|----|
| Ordering Code Definitions               |    |
| Package Diagrams                        |    |
| Acronyms                                | 15 |
| Documents Conventions                   | 15 |
| Units of Measure                        | 15 |
| Document History Page                   | 16 |
| Sales, Solutions, and Legal Information | 18 |
| Worldwide Sales and Design Support      | 18 |
| Products                                | 18 |
| PSoC® Solutions                         | 18 |
| Cypress Developer Community             | 18 |
| Technical Support                       |    |



## **Pin Configurations**

Figure 1. 32-pin SOIC/TSOP II pinout (Top View)



## **Product Portfolio**

|                           |       |                    |                                | Power Dissipation |         |                      |                |                                          |                    |     |
|---------------------------|-------|--------------------|--------------------------------|-------------------|---------|----------------------|----------------|------------------------------------------|--------------------|-----|
| V <sub>CC</sub> Range (V) |       | Speed              | Operating I <sub>CC</sub> (mA) |                   |         |                      | Standby I (A)  |                                          |                    |     |
| Product                   |       |                    | (ns)                           | f = 1 MHz         |         | f = f <sub>max</sub> |                | - Standby I <sub>SB2</sub> (μ <b>A</b> ) |                    |     |
|                           | Min   | Typ <sup>[1]</sup> | Max                            |                   | Typ [1] | Max                  | <b>Typ</b> [1] | Max                                      | Typ <sup>[1]</sup> | Max |
| CY62138FLL                | 4.5 V | 5.0 V              | 5.5 V                          | 45                | 1.6     | 2.5                  | 13             | 18                                       | 1                  | 5   |

### Note

<sup>1.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.



## **Maximum Ratings**

Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature ......-65 °C to + 150 °C Ambient temperature with power applied .......55 °C to + 125 °C Supply voltage to ground potential .....-0.5 V to 6.0 V (V<sub>CCmax</sub> + 0.5 V) DC voltage applied to outputs in High Z state  $^{[2,\;3]}$  .....-0.5 V to 6.0 V (V $_{\rm CCmax}$  + 0.5 V)

| DC Input Voltage $^{[2, 3]}$ 0.5 V to 6.0 V ( $V_{CCmax}$ + 0.5 V) |
|--------------------------------------------------------------------|
| Output Current into Outputs (LOW)20 mA                             |
| Static Discharge Voltage (MIL–STD–883, Method 3015) > 2001 V       |
| Latch-up Current> 200 mA                                           |

## **Operating Range**

| Device     | Range      | Ambient<br>Temperature | V <sub>CC</sub> [4] |
|------------|------------|------------------------|---------------------|
| CY62138FLL | Industrial | –40 °C to +85 °C       | 4.5 V to 5.5 V      |

### **Electrical Characteristics**

Over the Operating Range

| Doromotor                       | Decarintian                                 | Tool Co                                                                                                                  | nditiono                                               |      | Unit               |                       |      |
|---------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------|--------------------|-----------------------|------|
| Parameter                       | Description                                 | Test Conditions —                                                                                                        |                                                        | Min  | Typ <sup>[5]</sup> | Max                   | Unit |
| V <sub>OH</sub>                 | Output HIGH voltage                         | V <sub>CC</sub> = 4.5 V                                                                                                  | $I_{OH} = -1.0 \text{ mA}$                             | 2.4  | -                  | _                     | V    |
|                                 |                                             | V <sub>CC</sub> = 5.5 V                                                                                                  | $I_{OH} = -0.1 \text{ mA}$                             | -    | -                  | 3.4 <sup>[6]</sup>    |      |
| V <sub>OL</sub>                 | Output LOW voltage                          | I <sub>OL</sub> = 2.1 mA                                                                                                 |                                                        | _    | -                  | 0.4                   | V    |
| V <sub>IH</sub>                 | Input HIGH voltage                          | $V_{CC} = 4.5 \text{ V to } 5.5$                                                                                         | 5 V                                                    | 2.2  | -                  | V <sub>CC</sub> + 0.5 | V    |
| V <sub>IL</sub>                 | Input LOW voltage                           | $V_{CC} = 4.5 \text{ V to } 5.5$                                                                                         | 5 V                                                    | -0.5 | -                  | 0.8                   | V    |
| I <sub>IX</sub>                 | Input leakage current                       | $GND \le V_1 \le V_{CC}$                                                                                                 |                                                        | -1   | -                  | +1                    | μА   |
| I <sub>OZ</sub>                 | Output leakage current                      | $GND \le V_O \le V_{CC}$                                                                                                 | Output disabled                                        | -1   | -                  | +1                    | μА   |
| I <sub>CC</sub>                 | V <sub>CC</sub> operating supply Current    | $f = f_{max} = 1/t_{RC}$                                                                                                 | $V_{CC} = V_{CC(max)}$ ,<br>$I_{OUT} = 0 \text{ mA}$ , | -    | 13                 | 18                    | mA   |
|                                 |                                             | f = 1 MHz                                                                                                                | I <sub>OUT</sub> = 0 mA,<br>CMOS levels                | _    | 1.6                | 2.5                   |      |
| I <sub>SB2</sub> <sup>[7]</sup> | Automatic CE Power-down current CMOS inputs | $ \frac{\overline{CE}_{1} \ge V_{CC} - 0.2 \text{ V}}{V_{IN} \ge V_{CC} - 0.2 \text{ V}} $ $ f = 0, V_{CC} = V_{CC(I)} $ | or $V_{IN} \leq 0.2 \text{ V}$ ,                       | ŀ    | 1                  | 5                     | μА   |

### Notes

- 2.  $V_{IL(min)} = -2.0 \text{ V}$  for pulse durations less than 20 ns.

- V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns.
   V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns.
   V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns.
   Full device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 200 μs wait time after V<sub>CC</sub> stabilization.
   Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.
   Please note that the maximum V<sub>OH</sub> limit does not exceed minimum CMOS V<sub>IH</sub> of 3.5 V. If you are interfacing this SRAM with 5 V legacy processors that require a minimum V<sub>IH</sub> of 3.5 V, please refer to Application Note AN6081 for technical details and options you may consider.
   Chip enables (CE<sub>1</sub> and CE<sub>2</sub>) must be at CMOS level to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.



# Capacitance

| Parameter [8]    | Description        | Description Test Conditions                                         |    |    |  |
|------------------|--------------------|---------------------------------------------------------------------|----|----|--|
| C <sub>IN</sub>  | Input capacitance  | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ)}$ | 10 | pF |  |
| C <sub>OUT</sub> | Output capacitance |                                                                     | 10 | pF |  |

## **Thermal Resistance**

| Parameter [8]     | Description                           | Test Conditions                                                         | 32-pin SOIC | 32-pin TSOP II | Unit |
|-------------------|---------------------------------------|-------------------------------------------------------------------------|-------------|----------------|------|
| $\Theta_{JA}$     |                                       | Still Air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 59.0        | 56.0           | °C/W |
| $\Theta_{\sf JC}$ | Thermal resistance (junction to case) |                                                                         | 30.0        | 14.0           | °C/W |

## **AC Test Loads and Waveforms**

Figure 2. AC Test Loads and Waveforms



| Parameters      | 5.0 V | Unit |
|-----------------|-------|------|
| R1              | 1800  | Ω    |
| R2              | 990   | Ω    |
| R <sub>TH</sub> | 639   | Ω    |
| V <sub>TH</sub> | 1.77  | V    |

### Note

<sup>8.</sup> Tested initially and after any design or process changes that may affect these parameters.



### **Data Retention Characteristics**

Over the Operating Range

| Parameter                         | Description                          | Conditions                                                               | Min | <b>Typ</b> <sup>[9]</sup> | Max | Unit |
|-----------------------------------|--------------------------------------|--------------------------------------------------------------------------|-----|---------------------------|-----|------|
| $V_{DR}$                          | V <sub>CC</sub> for Data retention   | _                                                                        | 2.0 | _                         | -   | ٧    |
| I <sub>CCDR</sub> <sup>[10]</sup> | Data retention current               | $V_{CC} = V_{DR}$                                                        | -   | 1                         | 5   | μА   |
|                                   |                                      | $\overline{CE}_1 \ge V_{CC} - 0.2 \text{ V or } CE_2 \le 0.2 \text{ V},$ |     |                           |     |      |
|                                   |                                      | $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$         |     |                           |     |      |
| t <sub>CDR</sub> <sup>[9]</sup>   | Chip deselect to data retention time | _                                                                        | 0   | _                         | _   | ns   |
| t <sub>R</sub> <sup>[11]</sup>    | Operation recovery time              | -                                                                        | 45  | _                         | _   | ns   |

### **Data Retention Waveform**

Figure 3. Data Retention Waveform [12]



<sup>9.</sup> Tested initially and after any design or process changes that may affect these parameters. Typical values are included for reference only and are not guaranteed or tested. Typical <u>val</u>ues are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.
10. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>) must be at CMOS level to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.
11. Full device AC operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs.
12. CE is the logical combination of CE<sub>1</sub> and CE<sub>2</sub>. When CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW; when CE<sub>1</sub> is HIGH or CE<sub>2</sub> is LOW, CE is HIGH.



### **Switching Characteristics**

Over the Operating Range

| Parameter [13, 14]  | December 41 and                                                                   | 45       | ns  |      |
|---------------------|-----------------------------------------------------------------------------------|----------|-----|------|
| Parameter [10, 11]  | Description                                                                       | Min      | Max | Unit |
| Read Cycle          |                                                                                   | <u>.</u> |     |      |
| t <sub>RC</sub>     | Read cycle time                                                                   | 45       | _   | ns   |
| t <sub>AA</sub>     | Address to data valid                                                             | _        | 45  | ns   |
| t <sub>OHA</sub>    | Data hold from address change                                                     | 10       | _   | ns   |
| t <sub>ACE</sub>    | $\overline{\text{CE}}_1$ LOW and $\overline{\text{CE}}_2$ HIGH to data valid      | _        | 45  | ns   |
| t <sub>DOE</sub>    | OE LOW to data valid                                                              | _        | 22  | ns   |
| t <sub>LZOE</sub>   | OE LOW to low Z [15]                                                              | 5        | _   | ns   |
| t <sub>HZOE</sub>   | OE HIGH to high Z [15, 16]                                                        | _        | 18  | ns   |
| t <sub>LZCE</sub>   | $\overline{\text{CE}}_1$ LOW and $\overline{\text{CE}}_2$ HIGH to low Z $^{[15]}$ | 10       | _   | ns   |
| t <sub>HZCE</sub>   | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to high Z [15, 16]                    | _        | 18  | ns   |
| t <sub>PU</sub>     | CE₁ LOW and CE₂ HIGH to power-up                                                  | 0        | _   | ns   |
| t <sub>PD</sub>     | $\overline{\text{CE}}_1$ HIGH or $\overline{\text{CE}}_2$ LOW to power-down       | _        | 45  | ns   |
| Write Cycle [17, 18 | 3]                                                                                | •        | 1   | •    |
| t <sub>WC</sub>     | Write cycle time                                                                  | 45       | _   | ns   |
| t <sub>SCE</sub>    | CE₁ LOW and CE₂ HIGH to write end                                                 | 35       | _   | ns   |
| t <sub>AW</sub>     | Address setup to write end                                                        | 35       | _   | ns   |
| t <sub>HA</sub>     | Address hold from write end                                                       | 0        | _   | ns   |
| t <sub>SA</sub>     | Address setup to write start                                                      | 0        | _   | ns   |
| t <sub>PWE</sub>    | WE pulse width                                                                    | 35       | _   | ns   |
| t <sub>SD</sub>     | Data setup to write end                                                           | 25       | _   | ns   |
| t <sub>HD</sub>     | Data hold from write end                                                          | 0        | _   | ns   |
| t <sub>HZWE</sub>   | WE LOW to high Z <sup>[15, 16]</sup>                                              | _        | 18  | ns   |
| t <sub>LZWE</sub>   | WE HIGH to low Z [15]                                                             | 10       | _   | ns   |

18. The minimum write cycle pulse width should be equal to the sum of  $t_{HZWE}$  and  $t_{SD}$ .

<sup>13.</sup> In an earlier revision of this device, under a specific application condition, READ and WRITE operations were limited to switching of the chip enable signal as described 13. In an earlier revision of this device, under a specific application condition, READ and WRTE operations were limited to switching of the chip enable signal as described in the Application Note AN66311. However, the issue has been fixed and in production now, and hence, this Application Notes is no longer applicable. It is available for download on our website as it contains information on the date code of the parts, beyond which the fix has been in production.
14. Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns (1 V/ns) or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the Figure 2 on page 5.
15. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.
16. t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedance state.
17. The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.
18. The minimum write cycle pulse width should be equal to the sum of types.



## **Switching Waveforms**



Figure 5. Read Cycle No. 2 ( $\overline{\text{OE}}$  Controlled) [20, 21, 22]



<sup>19.</sup> The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1$  =  $V_{IL}$ ,  $CE_2$  =  $V_{IH}$ . 20.  $\overline{WE}$  is HIGH for read cycle.

<sup>21.</sup> Address valid before or similar to  $\overline{CE}_1$  transition LOW and  $CE_2$  transition HIGH.

22.  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $\overline{CE}_2$ . When  $\overline{CE}_1$  is LOW and  $\overline{CE}_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $\overline{CE}_2$  is LOW,  $\overline{CE}$  is HIGH.



## Switching Waveforms (continued)

Figure 6. Write Cycle No. 1 (WE Controlled) [23, 24, 25, 26]



Figure 7. Write Cycle No. 2 ( $\overline{\text{CE}}_1$  or  $\overline{\text{CE}}_2$  Controlled) [23, 24, 25, 26]



<sup>23.</sup> CE is the logical combination of  $\overline{CE}_1$  and  $\overline{CE}_2$ . When  $\overline{CE}_1$  is LOW and  $\overline{CE}_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $\overline{CE}_2$  is LOW,  $\overline{CE}$  is HIGH.

24. The internal write time of the memory is defined by the overlap of  $\overline{WE}$ ,  $\overline{CE}_1 = V_{\parallel L}$ , and  $\overline{CE}_2 = V_{\parallel H}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.

25. Data I/O is high impedance if  $\overline{OE} = V_{\parallel H}$ .

26. If  $\overline{CE}_1$  goes HIGH or  $\overline{CE}_2$  goes LOW simultaneously with  $\overline{WE}$  HIGH, the output remains in high impedance state.

<sup>27.</sup> During this period, the I/Os are in output state. Do not apply input signals.



## Switching Waveforms (continued)

Figure 8. Write Cycle No. 3 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW)  $^{[28,\ 29,\ 30]}$ 



Notes

28.  $\overline{\text{CE}}$  is the logical combination of  $\overline{\text{CE}}_1$  and  $\overline{\text{CE}}_2$ . When  $\overline{\text{CE}}_1$  is LOW and  $\overline{\text{CE}}_2$  is HIGH,  $\overline{\text{CE}}$  is LOW; when  $\overline{\text{CE}}_1$  is HIGH or  $\overline{\text{CE}}_2$  is LOW,  $\overline{\text{CE}}$  is HIGH.

29. If  $\overline{\text{CE}}_1$  goes HIGH or  $\overline{\text{CE}}_2$  goes LOW simultaneously with  $\overline{\text{WE}}$  HIGH, the output remains in high impedance state.

30. The minimum write cycle pulse width should be equal to the sum of  $t_{\text{HZWE}}$  and  $t_{\text{SD}}$ .

31. During this period, the I/Os are in output state. Do not apply input signals.



## **Truth Table**

| CE <sub>1</sub>   | CE <sub>2</sub>   | WE | OE | Inputs/Outputs | Mode                | Power                      |
|-------------------|-------------------|----|----|----------------|---------------------|----------------------------|
| Н                 | X <sup>[32]</sup> | Х  | Х  | High Z         | Deselect/Power-down | Standby (I <sub>SB</sub> ) |
| X <sup>[32]</sup> | L                 | Х  | Х  | High Z         | Deselect/Power-down | Standby (I <sub>SB</sub> ) |
| L                 | Н                 | Н  | L  | Data out       | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | High Z         | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | Data in        | Write               | Active (I <sub>CC</sub> )  |

Note

32. The 'X' (Don't care) state for the Chip enables ( $\overline{\text{CE}}_1$  and  $\overline{\text{CE}}_2$ ) in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted.



# **Ordering Information**

| Speed (ns) | Ordering Code    | Package<br>Diagram | Package Type          | Operating Range |
|------------|------------------|--------------------|-----------------------|-----------------|
| 45         | CY62138FLL-45SXI | 51-85081           | 32-pin SOIC (Pb-free) | Industrial      |

Contact your local Cypress sales representative for availability of these parts.

### **Ordering Code Definitions**





## **Package Diagrams**

Figure 9. 32-pin SOIC (450 Mils) S32.45/SZ32.45 Package Outline, 51-85081





## Package Diagrams (continued)

Figure 10. 32-pin TSOP II (20.95 × 11.76 × 1.0 mm) ZS32 Package Outline, 51-85095





# **Acronyms**

| Acronym | Description                             |  |  |  |
|---------|-----------------------------------------|--|--|--|
| CMOS    | Complementary Metal Oxide Semiconductor |  |  |  |
| I/O     | Input/Output                            |  |  |  |
| OE      | Output Enable                           |  |  |  |
| SOIC    | Small Outline Integrated Circuit        |  |  |  |
| SRAM    | Static Random Access Memory             |  |  |  |
| TSOP    | Thin Small Outline Package              |  |  |  |
| WE      | Write Enable                            |  |  |  |

## **Documents Conventions**

## **Units of Measure**

| Symbol | Unit of Measure |  |  |
|--------|-----------------|--|--|
| °C     | degree Celsius  |  |  |
| MHz    | megahertz       |  |  |
| μΑ     | microampere     |  |  |
| μS     | microsecond     |  |  |
| mA     | milliampere     |  |  |
| ns     | nanosecond      |  |  |
| Ω      | ohm             |  |  |
| %      | percent         |  |  |
| pF     | picofarad       |  |  |
| V      | volt            |  |  |
| W      | watt            |  |  |



# **Document History Page**

| Document Title: CY62138F MoBL <sup>®</sup> , 2-Mbit (256K × 8) Static RAM<br>Document Number: 001-13194 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.                                                                                                    | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                |
| **                                                                                                      | 797956  | VKN                | 02/23/2007         | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *A                                                                                                      | 940341  | VKN                | 04/10/2007         | Updated Electrical Characteristics: Added Note 7 and referred the same note in I <sub>SB2</sub> parameter.                                                                                                                                                                                                                                                                                                                                           |
| *B                                                                                                      | 3055174 | RAME               | 13/10/2010         | Updated Ordering Information: No change in part numbers. Added Ordering Code Definitions. Updated Package Diagrams: spec 51-85081 – Changed revision from *B to *C. spec 51-85095 – Changed revision from ** to *A. Added Acronyms and Units of Measure. Updated footnotes across the document. Updated to new template.                                                                                                                             |
| *C                                                                                                      | 3061313 | RAME               | 15/10/2010         | Minor change: Replaced "IO" with "I/O" in all instances across the document.                                                                                                                                                                                                                                                                                                                                                                         |
| *D                                                                                                      | 3232735 | RAME               | 04/18/2011         | Updated Functional Description: Removed Note "For best practice recommendations, refer to the Cypress application note "System Design Guidelines" at http://www.cypress.com link" and its reference. Completing Sunset Review.                                                                                                                                                                                                                       |
| *E                                                                                                      | 3287636 | RAME               | 06/20/2011         | Updated Package Diagrams:<br>spec 51-85095 – Changed revision from *A to *B.<br>Updated to new template.                                                                                                                                                                                                                                                                                                                                             |
| *F                                                                                                      | 3846281 | TAVA               | 12/19/2012         | Updated Ordering Information: Updated part numbers. Updated Package Diagrams: spec 51-85081 – Changed revision from *C to *E.                                                                                                                                                                                                                                                                                                                        |
| *G                                                                                                      | 4013949 | MEMJ               | 06/04/2013         | Updated Functional Description: Updated description. Updated Electrical Characteristics: Added one more Test Condition "V <sub>CC</sub> = 5.5 V, I <sub>OH</sub> = -0.1 mA" for V <sub>OH</sub> parameter and added maximum value corresponding to that Test Condition. Added Note 6 and referred the same note in maximum value for V <sub>OH</sub> parameter corresponding to Test Condition "V <sub>CC</sub> = 5.5 V, I <sub>OH</sub> = -0.1 mA". |
| *H                                                                                                      | 4099045 | VINI               | 08/19/2013         | Updated Switching Characteristics: Added Note 13 and referred the same note in "Parameter" column. Updated to new template.                                                                                                                                                                                                                                                                                                                          |
| *                                                                                                       | 4380445 | NILE               | 05/15/2014         | Updated Switching Characteristics: Added Note 18 and referred the same note in "Write Cycle". Updated Switching Waveforms: Added Note 30 and referred the same note in Figure 8. Completing Sunset Review.                                                                                                                                                                                                                                           |
| *J                                                                                                      | 4578447 | NILE               | 01/16/2015         | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. Updated Package Diagrams: spec 51-85095 – Changed revision from *B to *C. Updated to new template.                                                                                                                                                                                                                                     |
| *K                                                                                                      | 4753651 | NILE               | 04/05/2015         | Updated Thermal Resistance: Updated all values of $\Theta_{JA}$ and $\Theta_{JC}$ parameters. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                              |



# **Document History Page** (continued)

| Document Title: CY62138F MoBL <sup>®</sup> , 2-Mbit (256K × 8) Static RAM<br>Document Number: 001-13194 |         |                    |                    |                                                                           |
|---------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|---------------------------------------------------------------------------|
| Rev.                                                                                                    | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                     |
| *L                                                                                                      | 4780983 | NILE               | 05/29/2015         | Updated Package Diagrams: spec 51-85095 – Changed revision from *C to *D. |
| *M                                                                                                      | 5732692 | NILE               | 05/10/2017         | Updated to new template. Completing Sunset Review.                        |
| *N                                                                                                      | 6526615 | NILE               | 03/29/2019         | Updated to new template.                                                  |



## Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

cypress.com/usb

cypress.com/wireless

### **Products**

USB Controllers
Wireless Connectivity

Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch

### PSoC® Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

### **Cypress Developer Community**

Community | Projects | Video | Blogs | Training | Components

### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2007–2019. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or property damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a High-Risk Device whose failure to perform can be reasonably expected to cause, directly or indirectly, the failure of

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 001-13194 Rev. \*N Revised March 29, 2019 Page 18 of 18