

# 2-Mbit (256 K × 8) Static RAM

#### **Features**

- Very high speed: 45 ns
  - $\hfill \square$  Wide voltage range: 2.20 V to 3.60 V
- Pin compatible with CY62138CV30
- Ultra low standby power
  - Typical standby current: 1 μA
  - Maximum standby current: 7 μA
- Ultra low active power
  - ☐ Typical active current: 2 mA at f = 1 MHz
- Easy memory expansion with  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  features
- Automatic power down when deselected
- Complementary metal oxide semiconductor (CMOS) for optimum speed and power
- Offered in Pb-free 36-ball ball grid array (BGA) package

## **Functional Description**

The CY62138EV30 is a high performance CMOS static RAM organized as 256K words by eight bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life  $^{\text{TM}}$  (MoBL $^{\text{S}}$ ) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption. The device can be put into standby mode reducing power consumption when deselected ( $\overline{\text{CE}}$  HIGH).

Writing to the device is accomplished by taking Chip Enable  $(\overline{CE})$  and Write Enable  $(\overline{WE})$  inputs LOW. Data on the eight I/O pins  $(I/O_0$  through  $I/O_7)$  is then written into the location specified on the address pins  $(A_0$  through  $A_{18}$ ).

Reading from the device is accomplished by taking Chip Enable  $(\overline{CE})$  and Output Enable  $(\overline{OE})$  LOW while forcing Write Enable  $(\overline{WE})$  HIGH. Under these conditions, the contents of the memory location specified by the address pins appear on the I/O pins.

The eight input and output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are place<u>d in</u> a high impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a write operation (CE LOW and WE LOW).

For a complete list of related documentation, click here.

# **Logic Block Diagram**



Cypress Semiconductor Corporation
Document Number: 38-05577 Rev. \*H

198 Champion Court

San Jose, CA 95134-1709

408-943-2600

Revised November 20, 2015





# Contents

| Pin Configuration              | 3 |
|--------------------------------|---|
| Product Portfolio              | 3 |
| Maximum Ratings                | 4 |
| Operating Range                | 4 |
| Electrical Characteristics     |   |
| Capacitance                    | 5 |
| Thermal Resistance             |   |
| AC Test Loads and Waveforms    |   |
| Data Retention Characteristics | 6 |
| Data Retention Waveform        |   |
| Switching Characteristics      |   |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering Information                    | 12 |
|-----------------------------------------|----|
| Ordering Code Definitions               |    |
| Package Diagram                         |    |
| Acronyms                                | 14 |
| Document Conventions                    | 14 |
| Units of Measure                        | 14 |
| Document History Page                   | 15 |
| Sales, Solutions, and Legal Information | 17 |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC® Solutions                         | 17 |
| Cypress Developer Community             | 17 |
| Technical Support                       |    |
|                                         |    |



# **Pin Configuration**

Figure 1. 36-ball FBGA pinout (Top View) [1]



## **Product Portfolio**

|               |                           |                           |       |                                |                                |     | Power Di                               | ssipation |                    |     |
|---------------|---------------------------|---------------------------|-------|--------------------------------|--------------------------------|-----|----------------------------------------|-----------|--------------------|-----|
| Product       | V <sub>CC</sub> Range (V) |                           | Speed | Operating I <sub>CC</sub> (mA) |                                |     | Standby I <sub>SB2</sub> (μ <b>A</b> ) |           |                    |     |
| Troduct       |                           |                           |       | (ns)                           | f = 1 MHz f = f <sub>max</sub> |     | Otanuby                                | SB2 (μΔ)  |                    |     |
|               | Min                       | <b>Typ</b> <sup>[2]</sup> | Max   |                                | <b>Typ</b> <sup>[2]</sup>      | Max | Typ <sup>[2]</sup>                     | Max       | Typ <sup>[2]</sup> | Max |
| CY62138EV30LL | 2.2                       | 3.0                       | 3.6   | 45                             | 2                              | 2.5 | 15                                     | 20        | 1                  | 7   |

NC pins are not connected on the die.
 Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C.



# **Maximum Ratings**

Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature ...... -65 °C to +150 °C Ambient temperature with power applied ...... 55 °C to +125 °C Supply voltage to ground potential ......-0.3 V to  $V_{CC(MAX)}$  + 0.3 V DC voltage applied to outputs in High Z state  $^{[3,\,4]}$  .....-0.3 V to V $_{CC(MAX)}$  + 0.3 V

| DC input voltage $^{[3, 4]}$ 0.3 V to $V_{CC(MAX)}$ + 0.3 V   | V |
|---------------------------------------------------------------|---|
| Output current into outputs (LOW)20 m/s                       | Α |
| Static discharge voltage (per MIL-STD-883, Method 3015)> 2001 | V |
| Latch-up current> 200 m/s                                     | Α |

# **Operating Range**

| Product Rang  |            | Ambient<br>Temperature | <b>V</b> cc <sup>[5]</sup> |
|---------------|------------|------------------------|----------------------------|
| CY62138EV30LL | Industrial | –40 °C to +85 °C       | 2.2 V to 3.6 V             |

## **Electrical Characteristics**

Over the Operating Range

|                                 |                                               |                                                                |                                        |            | CY62138EV30-45     |                       |      |  |
|---------------------------------|-----------------------------------------------|----------------------------------------------------------------|----------------------------------------|------------|--------------------|-----------------------|------|--|
| Parameter                       | Description                                   | Test Co                                                        | nditions                               | Min        | Typ <sup>[6]</sup> | Max                   | Unit |  |
| V <sub>OH</sub>                 | Output HIGH voltage                           | I <sub>OH</sub> = -0.1 mA                                      | V <sub>CC</sub> = 2.20 V               | 2.0        | _                  | _                     | V    |  |
|                                 |                                               | $I_{OH} = -1.0 \text{ mA}$                                     | V <sub>CC</sub> = 2.70 V               | 2.4        | -                  | _                     | V    |  |
| V <sub>OL</sub>                 | Output LOW voltage                            | I <sub>OL</sub> = 0.1 mA                                       | V <sub>CC</sub> = 2.20 V               | -          | -                  | 0.4                   | V    |  |
|                                 |                                               | I <sub>OL</sub> = 2.1 mA                                       | V <sub>CC</sub> = 2.70 V               | -          | -                  | 0.4                   | V    |  |
| V <sub>IH</sub>                 | Input HIGH voltage                            | V <sub>CC</sub> = 2.2 V to 2.7                                 | 7 V                                    | 1.8        | -                  | V <sub>CC</sub> + 0.3 | V    |  |
|                                 |                                               | $V_{CC}$ = 2.7 V to 3.6                                        | S V                                    | 2.2        | -                  | V <sub>CC</sub> + 0.3 | V    |  |
| V <sub>IL</sub>                 | Input LOW voltage                             | V <sub>CC</sub> = 2.2 V to 2.7                                 | 7 V                                    | -0.3       | _                  | 0.6                   | V    |  |
|                                 |                                               | V <sub>CC</sub> = 2.7 V to 3.6                                 | S V                                    | -0.3       | _                  | 0.8                   | V    |  |
| I <sub>IX</sub>                 | Input leakage current                         | $GND \leq V_I \leq V_CC$                                       |                                        | <b>–</b> 1 | -                  | +1                    | μА   |  |
| I <sub>OZ</sub>                 | Output leakage current                        | $GND \leq V_O \leq V_CC$                                       | , Output disabled                      | <b>–</b> 1 | _                  | +1                    | μА   |  |
| I <sub>CC</sub>                 | V <sub>CC</sub> Operating supply current      | $f = f_{max} = 1/t_{RC}$                                       | $V_{CC} = V_{CCmax}$                   | _          | 15                 | 20                    | mA   |  |
|                                 |                                               | f = 1 MHz                                                      | I <sub>OUT</sub> = 0 mA<br>CMOS levels | _          | 2                  | 2.5                   | mA   |  |
| I <sub>SB1</sub> <sup>[7]</sup> | Automatic CE power down current – CMOS inputs | <u>CE</u> ≥ V <sub>CC</sub> – 0.2 V                            | ,                                      | _          | 1                  | 7                     | μА   |  |
|                                 | current – Owoo inputs                         | $V_{IN} \ge V_{CC} - 0.2 \text{ V}, V_{IN} \le 0.2 \text{ V},$ |                                        |            |                    |                       |      |  |
|                                 |                                               | f = f <sub>max</sub> (Address                                  | and data only),                        |            |                    |                       |      |  |
|                                 |                                               | $f = 0$ ( $\overline{OE}$ , and $\overline{W}$ )               | E), V <sub>CC</sub> = 3.60 V           |            |                    |                       |      |  |
| I <sub>SB2</sub> <sup>[7]</sup> | Automatic CE power down current – CMOS inputs | <u>CE</u> ≥ V <sub>CC</sub> – 0.2 V                            | ′,                                     | _          | 1                  | 7                     | μА   |  |
|                                 | Current – Owo3 inputs                         | $V_{IN} \ge V_{CC} - 0.2 V_{CC}$                               | $V$ or $V_{IN} \leq 0.2 V$ ,           |            |                    |                       |      |  |
|                                 |                                               | f = 0, V <sub>CC</sub> = 3.60                                  | V                                      |            |                    |                       |      |  |

- V<sub>IL(min.)</sub> = -2.0 V for pulse durations less than 20 ns.
   V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns.
   Full device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub>(min.) and 200 μs wait time after V<sub>CC</sub> stabilization.
- 6. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C.
- 7. Chip enable (CE) must be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> specification. Other inputs can be left floating.



# Capacitance

| Parameter [8]    | Description        | Test Conditions                                                      | Max | Unit |
|------------------|--------------------|----------------------------------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input capacitance  | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ.)}$ | 10  | pF   |
| C <sub>OUT</sub> | Output capacitance |                                                                      | 10  | pF   |

# **Thermal Resistance**

| Parameter [8]     | Description                              | Test Conditions                                                         | 36-ball BGA | Unit |
|-------------------|------------------------------------------|-------------------------------------------------------------------------|-------------|------|
| $\Theta_{JA}$     | Thermal resistance (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 72          | °C/W |
| $\Theta_{\sf JC}$ | Thermal resistance (junction to case)    |                                                                         | 8.86        | °C/W |

# **AC Test Loads and Waveforms**

Figure 2. AC Test Loads and Waveforms



| Parameters      | 2.50 V | 3.0 V | Unit |
|-----------------|--------|-------|------|
| R1              | 16667  | 1103  | Ω    |
| R2              | 15385  | 1554  | Ω    |
| R <sub>TH</sub> | 8000   | 645   | Ω    |
| V <sub>TH</sub> | 1.20   | 1.75  | V    |

#### Note

<sup>8.</sup> Tested initially and after any design or process changes that may affect these parameters.



## **Data Retention Characteristics**

Over the Operating Range

| Parameter                         | Description                          | Conditions                                                                                                                         | Min | <b>Typ</b> <sup>[9]</sup> | Max | Unit |
|-----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-----|------|
| $V_{DR}$                          | V <sub>CC</sub> for data retention   |                                                                                                                                    | 1   | _                         | -   | V    |
| I <sub>CCDR</sub> <sup>[10]</sup> | Data retention current               | $V_{CC} = 1 \text{ V}, \overline{CE} \ge V_{CC} - 0.2 \text{ V}, \ V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | _   | 0.8                       | 3   | μА   |
| t <sub>CDR</sub> <sup>[11]</sup>  | Chip deselect to data retention time |                                                                                                                                    | 0   | _                         | _   | ns   |
| t <sub>R</sub> <sup>[12]</sup>    | Operation recovery time              |                                                                                                                                    | 45  | -                         | _   | ns   |

## **Data Retention Waveform**

Figure 3. Data Retention Waveform



<sup>9.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.

<sup>10.</sup> Chip enable (CE) must be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> specification. Other inputs can be left floating.

11. Tested initially and after any design or process changes that may affect these parameters.

<sup>12.</sup> Full device AC operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min.)} \ge 100~\mu s$  or stable at  $V_{CC(min.)} \ge 100~\mu s$ .



# **Switching Characteristics**

Over the Operating Range

| Parameter [13, 14]  | Description                   | 45  | 45 ns |      |  |
|---------------------|-------------------------------|-----|-------|------|--|
| Parameter (19, 19)  | Description                   | Min | Max   | Unit |  |
| Read Cycle          |                               |     | •     | •    |  |
| t <sub>RC</sub>     | Read cycle time               | 45  | _     | ns   |  |
| t <sub>AA</sub>     | Address to data valid         | _   | 45    | ns   |  |
| t <sub>OHA</sub>    | Data hold from address change | 10  | _     | ns   |  |
| t <sub>ACE</sub>    | CE LOW to data valid          | -   | 45    | ns   |  |
| t <sub>DOE</sub>    | OE LOW to data valid          | -   | 22    | ns   |  |
| t <sub>LZOE</sub>   | OE LOW to Low Z [15]          | 5   | _     | ns   |  |
| t <sub>HZOE</sub>   | OE HIGH to High Z [15, 16]    | -   | 18    | ns   |  |
| t <sub>LZCE</sub>   | CE LOW to Low Z [15]          | 10  | _     | ns   |  |
| t <sub>HZCE</sub>   | CE HIGH to High Z [15, 16]    | -   | 18    | ns   |  |
| t <sub>PU</sub>     | CE LOW to power-up            | 0   | _     | ns   |  |
| t <sub>PD</sub>     | CE HIGH to power-up           | -   | 45    | ns   |  |
| Write Cycle [17, 18 | 3]                            |     |       |      |  |
| t <sub>WC</sub>     | Write cycle time              | 45  | _     | ns   |  |
| t <sub>SCE</sub>    | CE LOW to write end           | 35  | _     | ns   |  |
| t <sub>AW</sub>     | Address setup to write end    | 35  | _     | ns   |  |
| t <sub>HA</sub>     | Address hold from write end   | 0   | _     | ns   |  |
| t <sub>SA</sub>     | Address setup to write start  | 0   | _     | ns   |  |
| t <sub>PWE</sub>    | WE pulse width                | 35  | _     | ns   |  |
| t <sub>SD</sub>     | Data setup to write end       | 25  | _     | ns   |  |
| t <sub>HD</sub>     | Data hold from write end      | 0   | _     | ns   |  |
| t <sub>HZWE</sub>   | WE LOW to High Z [15, 16]     | _   | 18    | ns   |  |
| t <sub>LZWE</sub>   | WE HIGH to Low Z [15]         | 10  | _     | ns   |  |

<sup>13.</sup> In an earlier revision of this device, under a specific application condition, READ and WRITE operations were limited to switching of the chip enable signal as described in the Application Note AN66311. However, the issue has been fixed and in production now, and hence, this Application Notes is no longer applicable. It is available for download on our website as it contains information on the date code of the parts, beyond which the fix has been in production.

<sup>14.</sup> Test conditions for all parameters other than three-state parameters assume signal transition time of 3 ns or less (1 V/ns), timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in Figure 2 on page 5.

<sup>15.</sup> At any given temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZCE}$ ,  $t_{HZOE}$  is less than  $t_{LZOE}$ , and  $t_{HZWE}$  is less than  $t_{LZWE}$  for any given device.

<sup>16.</sup> t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> transitions are measured when the output enter a high impedance state.

<sup>17.</sup> The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write.

<sup>18.</sup> The minimum write cycle pulse width for Write Cycle No. 3 (WE Controlled, OE LOW) should be equal to the sum of t<sub>SD</sub> and t<sub>HZWE</sub>.



# **Switching Waveforms**

Figure 4. Read Cycle No. 1: Address Transition Controlled [19, 20]



Figure 5. Read Cycle No. 2:  $\overline{\text{OE}}$  Controlled [21, 22]



<sup>19. &</sup>lt;u>Device</u> is continuously selected. <del>OE</del>, <del>CE</del> = V<sub>IL</sub>. 20. <u>WE</u> is HIGH for read cycle.

<sup>21.</sup> WE is HIGH for read cycle.

<sup>22.</sup> Address valid prior to or coincident with  $\overline{\text{CE}}$  transition LOW.



# Switching Waveforms (continued)

Figure 6. Write Cycle No. 1: WE Controlled [23, 24]



Figure 7. Write Cycle No. 2:  $\overline{\text{CE}}$  Controlled [23, 24]



<sup>23.</sup> Da<u>ta</u> I/O is high impedance if OE = V<sub>IH</sub>.
24. If CE goes HIGH simultaneously with WE HIGH, the output remains in high impedance state.
25. During this period, the I/Os are in output state and input signals should not be applied.



# Switching Waveforms (continued)

Figure 8. Write Cycle No. 3:  $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW  $^{[26,\ 27]}$ 



Notes

26. If  $\overline{\text{CE}}$  goes HIGH simultaneously with  $\overline{\text{WE}}$  HIGH, the output remains in high impedance state.

27. The minimum write cycle pulse width should be equal to the sum of  $t_{SD}$  and  $t_{HZWE}$ .

28. During this period, the I/Os are in output state and input signals should not be applied.



# **Truth Table**

| CE                | WE | OE | Inputs/Outputs                                 | Mode                | Power                      |
|-------------------|----|----|------------------------------------------------|---------------------|----------------------------|
| H <sup>[29]</sup> | Х  | Х  | High Z                                         | Deselect/power-down | Standby (I <sub>SB</sub> ) |
| L                 | Н  | L  | Data out (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н  | Н  | High Z                                         | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | L  | Х  | Data in (I/O <sub>0</sub> –I/O <sub>7</sub> )  | Write               | Active (I <sub>CC</sub> )  |

Note 29. Chip enable ( $\overline{\text{CE}}$ ) must be tied to CMOS levels to meet the  $I_{SB1}/I_{SB2}/I_{CCDR}$  specification. Other inputs can be left floating.



# **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Diagram | Package Type                                 | Operating<br>Range |
|---------------|----------------------|--------------------|----------------------------------------------|--------------------|
| 45            | CY62138EV30LL-45BVXI | 51-85149           | 36-ball VFBGA (6 mm × 8 mm × 1 mm) (Pb-free) | Industrial         |

# **Ordering Code Definitions**





# **Package Diagram**

Figure 9. 36-ball VFBGA (6 × 8 × 1.0 mm) BV36A Package Outline, 51-85149

TOP VIEW





51-85149 \*F



# **Acronyms**

| Acronym | Description                             |  |  |
|---------|-----------------------------------------|--|--|
| BGA     | ball gird array                         |  |  |
| CE      | chip enable                             |  |  |
| CMOS    | complementary metal oxide semiconductor |  |  |
| FBGA    | fine-pitch ball gird array              |  |  |
| I/O     | input/output                            |  |  |
| OE      | output enable                           |  |  |
| SRAM    | static random access memory             |  |  |
| VFBGA   | very fine ball gird array               |  |  |
| WE      | write enable                            |  |  |

# **Document Conventions**

# **Units of Measure**

| Symbol         | Unit of Measure |  |  |  |
|----------------|-----------------|--|--|--|
| °C             | degree Celsius  |  |  |  |
| MHz            | megahertz       |  |  |  |
| μA microampere |                 |  |  |  |
| μS             | microsecond     |  |  |  |
| mA             | milliampere     |  |  |  |
| mm             | millimeter      |  |  |  |
| ns             | nanosecond      |  |  |  |
| pF             | picofarad       |  |  |  |
| Ω              | ohm             |  |  |  |
| V              | volt            |  |  |  |
| W              | watt            |  |  |  |



# **Document History Page**

| cument | Number: 38 | -05577             |                    | 56 K × 8) Static RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.   | ECN No.    | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| **     | 237432     | AJU                | See ECN            | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *A     | 427817     | NXR                | See ECN            | Removed 35 ns Speed Bin Removed "L" version Removed 32-pin TSOPII package from product Offering. Changed ball C3 from DNU to NC. Removed the redundant footnote on DNU. Moved Product Portfolio from Page # 3 to Page #2. Changed $I_{CC}$ (Max) value from 2 mA to 2.5 mA and $I_{CC}$ (Typ) value from 1.5 mA to 2 mA at f = 1 MHz Changed $I_{CC}$ (Typ) value from 12 mA to 15 mA at f = $f_{max}$ =1/ $t_{RC}$ Changed $I_{SB1}$ and $I_{SB2}$ Typ. values from 0.7 $\mu$ A to 1 $\mu$ A and Max. values fro 2.5 $\mu$ A to 7 $\mu$ A. Changed $V_{CC}$ stabilization time in footnote #7 from 100 $\mu$ s to 200 $\mu$ s Changed the AC test load capacitance from 50pF to 30pF on Page# 4 Changed $V_{DR}$ from 1.5V to 1V on Page# 4. Changed $I_{CCDR}$ from 1 $\mu$ A to 3 $\mu$ A in the Data Retention Characteristics tab on Page # 4. Corrected $I_{R}$ in Data Retention Characteristics from 100 $\mu$ s to $I_{RC}$ ns Changed $I_{CDR}$ , $I_{LZCE}$ , $I_{LZWE}$ from 6 ns to 10 ns Changed $I_{CDR}$ from 3 ns to 5 ns Changed $I_{CDR}$ from 20 ns to 25 ns Changed $I_{CDR}$ from 20 ns to 25 ns Changed $I_{CDR}$ from 25 ns to 35 ns Updated the Ordering Information table and replaced Package Name colum with Package Diagram. |
| *B     | 2604685    | VKN /<br>PYRS      | 11/12/08           | Updated Electrical Characteristics: Added Note 7 and referred the same note in I <sub>SB2</sub> parameter. Updated Data Retention Characteristics: Added Note 10 and referred the same note in I <sub>CCDR</sub> parameter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| *C     | 3143896    | RAME               | 01/17/2011         | Converted all tablenotes to Footnote. Added Ordering Code Definitions. Updated Package Diagram: spec 51-85149 – Changed revision from *C to *D. Added Acronyms and Units of Measure. Updated to new template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *D     | 3284728    | AJU                | 06/16/2011         | Updated Functional Description: Removed the Note "For best practice recommendations, refer to the Cypres application note "SRAM System Design Guidelines" on http://www.cypress.com website." and its reference. Updated to new template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *E     | 3806123    | TAVA               | 11/08/2012         | Updated Data Retention Waveform (Updated Figure 3 (Changed "V <sub>DR</sub> ≥ 1.5 to "V <sub>DR</sub> ≥ 1.0 V")). Updated Package Diagram (spec 51-85149 (Changed revision from *D to *E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *F     | 4099016    | VINI               | 08/19/2013         | Updated Switching Characteristics: Added Note 13 and referred the same note in "Parameter" column. Updated to new template. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| *G     | 4576475    | VINI               | 11/19/2014         | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



# **Document History Page** (continued)

| Document Title: CY62138EV30 MoBL <sup>®</sup> , 2-Mbit (256 K × 8) Static RAM Document Number: 38-05577 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.                                                                                                    | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                   |
| *H                                                                                                      | 5022355 | VINI               | 11/20/2015         | Updated Document Title to read as "CY62138EV30 MoBL®, 2-Mbit (256 K × 8) Static RAM".  Updated Switching Characteristics: Added Note 18 and referred the same note in "Write Cycle".  Updated Switching Waveforms: Added Note 27 and referred the same note in Figure 8.  Updated Package Diagram: spec 51-85149 – Changed revision from *E to *F.  Updated to new template.  Completing Sunset Review. |



# Sales, Solutions, and Legal Information

### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive Clocks & Buffers Interface

Lighting & Power Control

Memory **PSoC** 

**Touch Sensing USB Controllers** 

Wireless/RF

cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless

## PSoC® Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

## **Cypress Developer Community**

Community | Forums | Blogs | Video | Training

## **Technical Support**

cypress.com/go/support

© Cypress Semiconductor Corporation, 2004-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.