

### Features

- Very high speed: 45 ns
- Temperature ranges
   □ Industrial: -40 °C to +85 °C
   □ Automotive-A: -40 °C to +85 °C
   □ Automotive-E: -40 °C to +125 °C
- Voltage range: 4.5 V to 5.5 V
- Pin compatible with CY62128B
- Ultra low standby power
   □ Typical standby current: 1 µA
   □ Maximum standby current: 4 µA (Industrial)
- Ultra low active power
   Typical active current: 1.3 mA at f = 1 MHz
- Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  features
- Automatic power down when deselected
- Complementary metal oxide semiconductor (CMOS) for optimum speed and power
- Offered in standard Pb-free 32-pin STSOP, 32-pin SOIC, and 32-pin thin small outline package (TSOP) Type I packages

### **Functional Description**

The CY62128E is a high performance CMOS static RAM organized as 128K words by 8 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life<sup>TM</sup> (MoBL<sup>®</sup>) in portable applications. The device also has an automatic power down feature that significantly reduces power consumption when addresses are not toggling. Placing the device into standby mode reduces power consumption by more than 99 percent when deselected ( $\overline{CE}_1$  HIGH or  $CE_2$  LOW). The eight input and output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high impedance state when the device is deselected ( $\overline{CE}_1$  HIGH or  $CE_2$  LOW), the outputs are disabled ( $\overline{OE}$  HIGH), or a write operation is in progress ( $\overline{CE}_1$  LOW and  $\overline{CE}_2$  HIGH and WE LOW).

To write to the device, take Chip Enable ( $\overline{CE}_1$  LOW and  $CE_2$  HIGH) and Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>16</sub>).

To read from the device, take Chip Enable ( $\overline{CE}_1$  LOW and  $CE_2$  <u>HIGH</u>) and Output Enable ( $\overline{OE}$ ) LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins appear on the I/O pins.

The CY62128E device is suitable for interfacing with processors that have TTL I/P levels. It is not suitable for processors that require CMOS I/P levels. Please see Electrical Characteristics on page 5 for more details and suggested alternatives.

For a complete list of related resources, click here.

# Logic Block Diagram



**Cypress Semiconductor Corporation** Document Number: 38-05485 Rev. \*P 198 Champion Court

San Jose, CA 95134-1709



# Contents

| Pin Configuration              | 3 |
|--------------------------------|---|
| Product Portfolio              |   |
| Maximum Ratings                | 5 |
| Operating Range                | 5 |
| Electrical Characteristics     |   |
| Capacitance                    |   |
| Thermal Resistance             |   |
| AC Test Loads and Waveforms    |   |
| Data Retention Characteristics |   |
| Data Retention Waveform        |   |
| Switching Characteristics      |   |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering Information                    | 13 |
|-----------------------------------------|----|
| Ordering Code Definitions               | 13 |
| Package Diagrams                        | 14 |
| Acronyms                                | 17 |
| Document Conventions                    | 17 |
| Units of Measure                        | 17 |
| Document History Page                   | 18 |
| Sales, Solutions, and Legal Information | 20 |
| Worldwide Sales and Design Support      |    |
| Products                                | 20 |
| PSoC® Solutions                         |    |
| Cypress Developer Community             |    |
| Technical Support                       | 20 |



### **Pin Configuration**

Figure 1. 32-pin STSOP pinout <sup>[1]</sup>









#### **Top View**

| NC D             | 1  | 32 VCC                        |
|------------------|----|-------------------------------|
| A <sub>16</sub>  | 2  | <sub>31</sub> A <sub>15</sub> |
| A <sub>14</sub>  | 3  | 30 CE2                        |
| A <sub>12</sub>  | 4  | 29 🗌 WE                       |
| Å7 E             | 5  | 28 A13                        |
|                  |    | 27 A8                         |
| A <sub>5</sub> – | 7  | 26 🗖 A <sub>9</sub>           |
| A <sub>4</sub>   | 8  | 25 A11                        |
| A3 E             | 9  | 24 🗌 🛛 🛛 🛛 🖉                  |
| A <sub>2</sub> – | 10 | 23 🗋 A <sub>10</sub>          |
| A1 F             | 11 | 22 🗆 CE1                      |
| A <sub>0</sub> E | 12 | 21 🗖 I/O <sub>7</sub>         |
| I/O <sub>0</sub> | 13 | 20 🛛 I/O <sub>6</sub>         |
|                  | 14 | 19 🛛 I/O <sub>5</sub>         |
| 1/O2             | 15 | 18 🛛 I/O4                     |
| V <sub>SS</sub>  | 16 | 17 🗖 I/O3                     |
|                  |    |                               |

Note 1. NC pins are not connected on the die.



### **Product Portfolio**

|            |                              |                |                           |     |                   | Power Dissipation              |                             |         |                              |               |     |
|------------|------------------------------|----------------|---------------------------|-----|-------------------|--------------------------------|-----------------------------|---------|------------------------------|---------------|-----|
| Product    | Banga                        | V <sub>c</sub> | V <sub>CC</sub> Range (V) |     |                   | Operating I <sub>CC</sub> (mA) |                             |         | 1                            | Stondby I (1) |     |
| Flouder    | Range                        |                |                           |     | (ns)              | f = 1                          | = 1MHz f = f <sub>max</sub> |         | Standby I <sub>SB2</sub> (µA |               |     |
|            |                              | Min            | Тур [2]                   | Max |                   | Тур [2]                        | Max                         | Тур [2] | Max                          | Тур [2]       | Max |
| CY62128ELL | Industrial /<br>Automotive-A | 4.5            | 5.0                       | 5.5 | 45 <sup>[3]</sup> | 1.3                            | 2                           | 11      | 16                           | 1             | 4   |
| CY62128ELL | Automotive-E                 | 4.5            | 5.0                       | 5.5 | 55                | 1.3                            | 4                           | 11      | 35                           | 1             | 30  |

Notes

2. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC} = V_{CC(typ)}$ ,  $T_A = 25$  °C. 3. When used with a 100 pF capacitive load and resistive loads as shown on page 4, access times of 55 ns ( $t_{AA}$ ,  $t_{ACE}$ ) and 25 ns ( $t_{DOE}$ ) are guaranteed.



### **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

| Storage temperature                                                      | –65 °C to +150 °C                |
|--------------------------------------------------------------------------|----------------------------------|
| Ambient temperature with power applied                                   | –55 °C to +125 °C                |
| Supply voltage to ground potential $^{[4, 5]}$ –0.5 V to 6.0 V           | ' (V <sub>CC(max)</sub> + 0.5 V) |
| DC voltage applied to outputs in High Z State $^{[4, 5]}$ 0.5 V to 6.0 V |                                  |
| DC input voltage <sup>[4, 5]</sup> –0.5 V to 6.0 V                       | ' (V <sub>CC(max)</sub> + 0.5 V) |

| Output current into outputs (LOW) | 20 mA    |
|-----------------------------------|----------|
| Static discharge voltage          |          |
| (MIL-STD-883, Method 3015)>       | > 2001 V |
| Latch up current>                 | 200 mA   |

### **Operating Range**

| Device     | Range                        | Ambient<br>Temperature | <b>V</b> <sub>CC</sub> <sup>[6]</sup> |
|------------|------------------------------|------------------------|---------------------------------------|
| CY62128ELL | Industrial /<br>Automotive-A | –40 °C to +85 °C       | 4.5 V to 5.5 V                        |
|            | Automotive-E                 | –40 °C to +125 °C      |                                       |

### **Electrical Characteristics**

Over the Operating Range

| Parameter                       | Description                                       | Test Conditions                                                                                                  |                                            | 45 ns (Industrial/<br>Automotive-A) |                           |                       | 55 ns (Automotive-E) |                           |                       | Unit |
|---------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------|---------------------------|-----------------------|----------------------|---------------------------|-----------------------|------|
|                                 |                                                   |                                                                                                                  |                                            | Min                                 | <b>Typ</b> <sup>[7]</sup> | Max                   | Min                  | <b>Typ</b> <sup>[7]</sup> | Max                   |      |
| V <sub>OH</sub>                 | Output HIGH voltage                               | V <sub>CC</sub> = 4.5 V                                                                                          | I <sub>OH</sub> = –1 mA                    | 2.4                                 | -                         | -                     | 2.4                  | -                         | -                     | V    |
|                                 |                                                   | V <sub>CC</sub> = 5.5 V                                                                                          | I <sub>OH</sub> = –0.1 mA                  | -                                   | -                         | 3.4 <sup>[8]</sup>    | _                    | -                         | 3.4 <sup>[8]</sup>    |      |
| V <sub>OL</sub>                 | Output LOW voltage                                | I <sub>OL</sub> = 2.1 mA                                                                                         |                                            | -                                   | -                         | 0.4                   | _                    | -                         | 0.4                   | V    |
| V <sub>IH</sub>                 | Input HIGH voltage                                | $V_{\rm CC}$ = 4.5 V to 5.                                                                                       | V <sub>CC</sub> = 4.5 V to 5.5 V           |                                     | -                         | V <sub>CC</sub> + 0.5 | 2.2                  | -                         | V <sub>CC</sub> + 0.5 | V    |
| V <sub>IL</sub>                 | Input LOW voltage                                 | $V_{\rm CC}$ = 4.5 V to 5.                                                                                       | V <sub>CC</sub> = 4.5 V to 5.5 V           |                                     | -                         | 0.8                   | -0.5                 | -                         | 0.8                   | V    |
| I <sub>IX</sub>                 | Input leakage current                             | $GND \leq V_I \leq V_{CC}$                                                                                       | $GND \leq V_I \leq V_{CC}$                 |                                     | -                         | +1                    | -4                   | -                         | +4                    | μA   |
| I <sub>OZ</sub>                 | Output leakage current                            | $GND \leq V_O \leq V_{CC},$                                                                                      | Output Disabled                            | -1                                  | -                         | +1                    | -4                   | -                         | +4                    | μA   |
| I <sub>CC</sub>                 |                                                   | $f = f_{max} = 1/t_{RC}$                                                                                         | $V_{CC} = V_{CC(max)}$<br>$I_{OUT} = 0 mA$ | -                                   | 11                        | 16                    | -                    | 11                        | 35                    | mA   |
|                                 | current                                           | f = 1 MHz                                                                                                        | I <sub>OUT</sub> = 0 mA<br>CMOS levels     | _                                   | 1.3                       | 2                     | -                    | 1.3                       | 4                     |      |
| I <sub>SB2</sub> <sup>[9]</sup> | Automatic CE<br>power-down<br>Current—CMOS inputs | $\frac{\overline{CE}_{1} \ge V_{CC} - 0.2}{V_{IN} \ge V_{CC} - 0.2}$<br>f = 0, V <sub>CC</sub> = V <sub>CC</sub> | √ or V <sub>IN</sub> <u>&lt;</u> 0.2 V,    | _                                   | 1                         | 4                     | _                    | 1                         | 30                    | μΑ   |

- 4. V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns.
  5. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns.
  6. Full device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 200 μs wait time after V<sub>CC</sub> stabilization.
  7. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.
  8. Please note that the maximum V<sub>OH</sub> limit does not exceed minimum CMOS V<sub>IH</sub> of 3.5 V. If you are interfacing this SRAM with 5 V legacy processors that require a minimum V<sub>IH</sub> of 3.5 V, please refer to Application Note AN6081 for technical details and options you may consider.
- 9. Only chip enables (CE1 and CE2) must be at CMOS level to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.



# Capacitance

| Parameter <sup>[10]</sup> | Description        | Test Conditions                                                | Max | Unit |
|---------------------------|--------------------|----------------------------------------------------------------|-----|------|
| C <sub>IN</sub>           | Input capacitance  | $T_A = 25 \text{ °C}, f = 1 \text{ MHz}, V_{CC} = V_{CC(typ)}$ | 10  | pF   |
| C <sub>OUT</sub>          | Output capacitance |                                                                | 10  | pF   |

### **Thermal Resistance**

| Parameter [10]  | Description                                 | Test Conditions                                                     | 32-pin SOIC<br>Package | 32-pin STSOP<br>Package | 32-pin TSOP<br>Package | Unit |
|-----------------|---------------------------------------------|---------------------------------------------------------------------|------------------------|-------------------------|------------------------|------|
| $\Theta_{JA}$   | Thermal resistance<br>(junction to ambient) | Still Air, soldered on a 3 × 4.5<br>inch, two-layer printed circuit |                        | 32.56                   | 33.01                  | °C/W |
| Θ <sup>JC</sup> | Thermal resistance<br>(junction to case)    | board                                                               | 25.86                  | 3.59                    | 3.42                   | °C/W |

# AC Test Loads and Waveforms





| Parameters      | Value | Unit |
|-----------------|-------|------|
| R1              | 1800  | Ω    |
| R2              | 990   | Ω    |
| R <sub>TH</sub> | 639   | Ω    |
| V <sub>TH</sub> | 1.77  | V    |

**Note** 10. Tested initially and after any design or process changes that may affect these parameters.



### **Data Retention Characteristics**

#### Over the Operating Range

| Parameter                         | Description                          | Conditions         | Min                          | Тур [11] | Max | Unit |    |
|-----------------------------------|--------------------------------------|--------------------|------------------------------|----------|-----|------|----|
| V <sub>DR</sub>                   | V <sub>CC</sub> for data retention   |                    |                              | 2        | -   | -    | V  |
| I <sub>CCDR</sub> <sup>[12]</sup> | Data retention current               | $V_{CC} = V_{DR},$ | Industrial /<br>Automotive-A | -        | -   | 4    | μΑ |
|                                   |                                      |                    | Automotive-E                 | _        | -   | 30   | μA |
| t <sub>CDR</sub> <sup>[13]</sup>  | Chip deselect to data retention time |                    |                              | 0        | -   | -    | ns |
| t <sub>R</sub> <sup>[14]</sup>    | Operation recovery time              |                    | CY62128ELL-45                | 45       | -   | -    | ns |
|                                   |                                      |                    | CY62128ELL-55                | 55       | -   | -    |    |

### **Data Retention Waveform**

Figure 5. Data Retention Waveform <sup>[15]</sup>



- 11. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC} = V_{CC(typ)}$ ,  $T_A = 25$  °C. 12. Only chip enables ( $\overline{CE}_1$  and  $\overline{CE}_2$ ) must be at CMOS level to meet the  $I_{SB2} / I_{CCDR}$  spec. Other inputs can be left floating. 13. Tested initially and after any design or process changes that may affect these parameters. 14. Full device AC operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min)} > 100 \ \mu$ s or stable at  $V_{CC(min)} > 100 \ \mu$ s.

- 15.  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $CE_2$ . When  $\overline{CE}_1$  is LOW and  $CE_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $CE_2$  is LOW,  $\overline{CE}$  is HIGH.



# **Switching Characteristics**

Over the Operating Range

| Parameter <sup>[16]</sup> | Description                                                               |     | 45 ns (Industrial /<br>Automotive-A) |     | 55 ns (Automotive-E) |    |
|---------------------------|---------------------------------------------------------------------------|-----|--------------------------------------|-----|----------------------|----|
|                           |                                                                           | Min | Max                                  | Min | Max                  |    |
| Read Cycle                |                                                                           |     |                                      |     |                      |    |
| t <sub>RC</sub>           | Read cycle time                                                           | 45  | -                                    | 55  | -                    | ns |
| t <sub>AA</sub>           | Address to data valid                                                     | -   | 45                                   | -   | 55                   | ns |
| t <sub>OHA</sub>          | Data hold from address change                                             | 10  | -                                    | 10  | -                    | ns |
| t <sub>ACE</sub>          | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to data valid                | -   | 45                                   | -   | 55                   | ns |
| t <sub>DOE</sub>          | OE LOW to data valid                                                      | -   | 22                                   | _   | 25                   | ns |
| t <sub>LZOE</sub>         | OE LOW to Low Z <sup>[17]</sup>                                           | 5   | -                                    | 5   | -                    | ns |
| t <sub>HZOE</sub>         | OE HIGH to High Z <sup>[17, 18]</sup>                                     | -   | 18                                   | -   | 20                   | ns |
| t <sub>LZCE</sub>         | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[17]</sup>     | 10  | -                                    | 10  | _                    | ns |
| t <sub>HZCE</sub>         | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to High Z <sup>[17, 18]</sup> | -   | 18                                   | -   | 20                   | ns |
| t <sub>PU</sub>           | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power-up                  | 0   | -                                    | 0   | _                    | ns |
| t <sub>PD</sub>           | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to power-down                 | -   | 45                                   | _   | 55                   | ns |
| Write Cycle [19           | , 20]                                                                     |     |                                      |     |                      |    |
| t <sub>WC</sub>           | Write cycle time                                                          | 45  | -                                    | 55  | -                    | ns |
| t <sub>SCE</sub>          | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end                 | 35  | -                                    | 40  | -                    | ns |
| t <sub>AW</sub>           | Address setup to write end                                                | 35  | -                                    | 40  | _                    | ns |
| t <sub>HA</sub>           | Address hold from write end                                               | 0   | -                                    | 0   | -                    | ns |
| t <sub>SA</sub>           | Address setup to write start                                              | 0   | -                                    | 0   | -                    | ns |
| t <sub>PWE</sub>          | WE pulse width                                                            | 35  | -                                    | 40  | -                    | ns |
| t <sub>SD</sub>           | Data setup to write end                                                   | 25  | -                                    | 25  | -                    | ns |
| t <sub>HD</sub>           | Data hold from write end                                                  | 0   | -                                    | 0   | -                    | ns |
| t <sub>HZWE</sub>         | WE LOW to High Z <sup>[17, 18]</sup>                                      | -   | 18                                   | -   | 20                   | ns |
| t <sub>LZWE</sub>         | WE HIGH to Low Z <sup>[17]</sup>                                          | 10  | -                                    | 10  | -                    | ns |

Notes

16. Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns (1 V/ns) or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3 V, and output loading of the specified l<sub>OL</sub>/l<sub>OH</sub> as shown in the Figure 4 on page 6.
 17. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.

18. t<sub>IZCE</sub>, t<sub>IZCE</sub> and t<sub>IZWE</sub> transitions are measured when the outputs enter a high impedance state.
 19. The internal Write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.

20. The minimum write cycle pulse width for Write Cycle No. 3 (WE Controlled, OE LOW) should be equal to sum of t<sub>SD</sub> and t<sub>HZWE</sub>.



### **Switching Waveforms**



<sup>21.</sup> The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $CE_2 = V_{IH}$ . 22. WE is HIGH for read cycle.

<sup>23.</sup> Address valid before or similar to  $\overline{CE}_1$  transition LOW and  $CE_2$  transition HIGH.

<sup>24.</sup>  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $CE_2$ . When  $\overline{CE}_1$  is LOW and  $CE_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $CE_2$  is LOW,  $\overline{CE}$  is HIGH.



#### Switching Waveforms (continued)



#### Notes

25. CE is the logical combination of CE<sub>1</sub> and CE<sub>2</sub>. When CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW; when CE<sub>1</sub> is HIGH or CE<sub>2</sub> is LOW, CE is HIGH.
26. The internal Write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.

27. Data I/O is high impedance if  $\overline{\text{OE}}$  = V<sub>IH</sub>.

28. If  $\overline{CE}_1$  goes HIGH or  $CE_2$  goes LOW simultaneously with  $\overline{WE}$  HIGH, the output remains in high impedance state. 29. During this period, the I/Os are in output state and input signals must not be applied.





#### Switching Waveforms (continued)



Figure 9. Write Cycle No. 2 ( $\overline{CE}_1$  or  $CE_2$  Controlled) <sup>[30, 31, 32, 33]</sup>





- 30.  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $CE_2$ . When  $\overline{CE}_1$  is LOW and  $\underline{CE}_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $CE_2$  is LOW,  $\overline{CE}$  is HIGH. 31. The internal Write time of the memory is defined by the overlap of  $\overline{WE}$ ,  $\overline{CE} = V_{IL}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.
- 32. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ .
- 33. If  $\overline{\text{CE}}_1$  goes HIGH or  $\text{CE}_2$  goes LOW simultaneously with  $\overline{\text{WE}}$  HIGH, the output remains in high impedance state. 34. The minimum write cycle pulse width should be equal to sum of  $t_{\text{SD}}$  and  $t_{\text{HZWE}}$ . 35. During this period, the I/Os are in output state and input signals must not be applied.



### Truth Table

| CE <sub>1</sub>   | CE <sub>2</sub>   | WE | OE | Inputs/Outputs | Mode                       | Power                      |
|-------------------|-------------------|----|----|----------------|----------------------------|----------------------------|
| Н                 | X <sup>[36]</sup> | Х  | Х  | High Z         | Deselect/Power down        | Standby (I <sub>SB</sub> ) |
| X <sup>[36]</sup> | L                 | Х  | Х  | High Z         | Deselect/Power down        | Standby (I <sub>SB</sub> ) |
| L                 | Н                 | Н  | L  | Data Out       | Read                       | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | Data In        | Write                      | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | High Z         | Selected, outputs disabled | Active (I <sub>CC</sub> )  |

36. The 'X' (Don't care) state for the Chip enables in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted.



## **Ordering Information**

| Speed<br>(ns) | Ordering Code     | Package<br>Diagram | Package Type                  | Operating<br>Range |
|---------------|-------------------|--------------------|-------------------------------|--------------------|
| 45            | CY62128ELL-45SXI  | 51-85081           | 32-pin 450-Mil SOIC (Pb-free) | Industrial         |
|               | CY62128ELL-45ZAXI | 51-85094           | 32-pin STSOP (Pb-free)        |                    |
|               | CY62128ELL-45ZXI  | 51-85056           | 32-pin TSOP Type I (Pb-free)  |                    |
|               | CY62128ELL-45SXA  | 51-85081           | 32-pin 450-Mil SOIC (Pb-free) | Automotive-A       |
|               | CY62128ELL-45ZXA  | 51-85056           | 32-pin TSOP Type I (Pb-free)  |                    |
| 55            | CY62128ELL-55SXE  | 51-85081           | 32-pin 450-Mil SOIC (Pb-free) | Automotive-E       |
|               | CY62128ELL-55ZAXE | 51-85094           | 32-pin STSOP (Pb-free)        |                    |

Contact your local Cypress sales representative for availability of these parts.

#### **Ordering Code Definitions**





### **Package Diagrams**

Figure 11. 32-pin Molded SOIC (450 Mil) S32.45/SZ32.45 Package Outline, 51-85081



51-85081 \*E





### Package Diagrams (continued)

Figure 12. 32-pin Small TSOP (8 × 13.4 × 1.2 mm) ZA32 Package Outline, 51-85094



51-85094 \*G





### Package Diagrams (continued)

Figure 13. 32-pin TSOP I (8 × 20 × 1.0 mm) Z32R Package Outline, 51-85056



51-85056 \*G



### Acronyms

| Acronym | Description                             |  |  |
|---------|-----------------------------------------|--|--|
| CE      | Chip Enable                             |  |  |
| CMOS    | Complementary Metal Oxide Semiconductor |  |  |
| I/O     | Input/Output                            |  |  |
| OE      | Output Enable                           |  |  |
| SRAM    | Static Random Access Memory             |  |  |
| SOIC    | Small Outline Integrated Circuit        |  |  |
| STSOP   | Small Thin Small Outline Package        |  |  |
| TSOP    | Thin Small Outline Package              |  |  |
| WE      | Write Enable                            |  |  |

### **Document Conventions**

#### Units of Measure

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| MHz    | megahertz       |
| μA     | microampere     |
| μS     | microsecond     |
| mA     | milliampere     |
| mm     | millimeter      |
| ns     | nanosecond      |
| Ω      | ohm             |
| %      | percent         |
| pF     | picofarad       |
| V      | volt            |
| W      | watt            |





# **Document History Page**

| Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 203120  | See ECN            | AJU                | New data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| *A   | 299472  | See ECN            | SYT                | Converted from Advance Information to Preliminary<br>Changed $t_{OHA}$ from 6 ns to 10 ns for both 35 ns and 45 ns, respectively<br>Changed $t_{DOE}$ from 15 ns to 18 ns for 35 ns speed bin<br>Changed $t_{HZOE}$ , $t_{HZWE}$ from 12 and 15 ns to 15 and 18 ns for the 35 and 45 n<br>speed bins, respectively<br>Changed $t_{HZCE}$ from 12 and 15 ns to 18 and 22 ns for the 35 and 45 ns speed<br>bins, respectively<br>Changed $t_{SCE}$ from 25 and 40 ns to 30 and 35 ns for the 35 and 45 ns speed<br>bins, respectively<br>Changed $t_{SD}$ from 15 and 20 ns to 18 and 22 ns for the 35 and 45 ns speed<br>bins, respectively<br>Changed to speed to 18 and 22 ns for the 35 and 45 ns speed<br>bins, respectively<br>Changed to 5 nd 40 ns to 30 and 35 ns for the 35 and 45 ns speed<br>bins, respectively<br>Changed to 5 nd 40 ns to 18 and 22 ns for the 35 and 45 ns speed<br>bins, respectively<br>Changed to 5 nd 40 ns to 18 and 22 ns for the 35 and 45 ns speed<br>bins, respectively<br>Added Pb-free package information<br>Added footnote #9<br>Changed operating range for SOIC package from Commercial to Industria<br>Modified signal transition time from 5 ns to 3 ns in footnote #11<br>Changed max of $I_{SB1}$ , $I_{SB2}$ and $I_{CCDR}$ from 1.0 $\mu$ A to 1.5 $\mu$ A |
| *В   | 461631  | See ECN            | NXR                | Converted from Preliminary to Final<br>Included Automotive Range and 55 ns speed bin<br>Removed 35 ns speed bin<br>Removed "L" version of CY62128E<br>Removed Reverse TSOP I package from Product offering<br>Changed I <sub>CC (Typ)</sub> from 8 mA to 11 mA and I <sub>CC (max)</sub> from 12 mA to 16 mA fi<br>$f = f_{max}$<br>Changed I <sub>CC (max)</sub> from 1.5 mA to 2.0 mA for $f = 1$ MHz<br>Removed I <sub>SB1</sub> DC Specs from Electrical characteristics table<br>Changed I <sub>SB2 (max)</sub> from 1.5 $\mu$ A to 4 $\mu$ A<br>Changed I <sub>SB2 (max)</sub> from 1.5 $\mu$ A to 4 $\mu$ A<br>Changed I <sub>SB2 (Typ)</sub> from 0.5 $\mu$ A to 1 $\mu$ A<br>Changed I <sub>CCDR (max)</sub> from 1.5 $\mu$ A to 4 $\mu$ A<br>Changed the AC Test load Capacitance value from 100 pF to 30 pF<br>Changed t <sub>LZCE</sub> from 3 to 5 ns<br>Changed t <sub>LZCE</sub> from 22 to 18 ns<br>Changed t <sub>PWE</sub> from 30 to 35 ns<br>Changed t <sub>LZWE</sub> from 6 to 10 ns<br>Updated the Ordering Information Table                                                                                                                                                                                                                                                         |
| *C   | 464721  | See ECN            | NXR                | Updated the Block Diagram on page # 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *D   | 563144  | See ECN            | AJU                | Added footnote 4 on page 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *E   | 1024520 | See ECN            | VKN                | Added Automotive-A information<br>Converted Automotive-E specs to final<br>Added footnote #9 related to I <sub>SB2</sub> and I <sub>CCDR</sub><br>Updated Ordering Information table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| *F   | 2548575 | 08/05/08           | NXR                | Corrected typo error in Ordering Information table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *G   | 2934396 | 06/03/10           | VKN                | Added footnote #22 related to chip enable<br>Updated package diagrams<br>Updated template                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *H   | 3113780 | 12/17/2010         | PRAS               | Updated Logic Block Diagram.<br>Added Ordering Code Definitions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

\_\_\_\_\_



# Document History Page (continued)

| Document<br>Document | t Title: CY62<br>t Number: 38 | 128E MoBL <sup>®</sup> , ′<br>8-05485 | 1-Mbit (128 K      | × 8) Static RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------|-------------------------------|---------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.                 | ECN No.                       | Submission<br>Date                    | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *                    | 3223635                       | 04/12/2011                            | RAME               | Removed V30 value from Ordering Code Definition.<br>Updated Package diagram 51-85056 from *E to *F and 51-85094 *E to *F<br>Added Acronyms and Units of Measure.<br>Updated to new template.                                                                                                                                                                                                                                                                                                                                                           |
| *J                   | 3292276                       | 06/24/2011                            | RAME               | Updated Data Retention Characteristics (Changed the conditions and minimum value of $t_R$ parameter). Updated to new template.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| *К                   | 4018425                       | 06/03/2013                            | MEMJ               | Updated Functional Description.<br>Updated Electrical Characteristics:<br>Added one more Test Condition " $V_{CC} = 5.5 \text{ V}$ , $I_{OH} = -0.1 \text{ mA}$ " for $V_{OH}$<br>parameter and added maximum value corresponding to that Test Condition<br>Added Note 8 and referred the same note in maximum value for $V_{OH}$<br>parameter corresponding to Test Condition " $V_{CC} = 5.5 \text{ V}$ , $I_{OH} = -0.1 \text{ mA}$ ".<br>Updated Package Diagrams:<br>spec 51-85081 – Changed revision from *C to *E.<br>Completing Sunset Review. |
| *L                   | 4410948                       | 06/17/2014                            | VINI               | Updated Switching Characteristics:<br>Added Note 20 and referred the same note in "Write Cycle".<br>Updated Switching Waveforms:<br>Added Note 34 and referred the same note in Figure 10.<br>Updated Package Diagrams:<br>spec 51-85094 – Changed revision from *F to *G.<br>spec 51-85056 – Changed revision from *F to *G.<br>Updated to new template.<br>Completing Sunset Review.                                                                                                                                                                 |
| *M                   | 4478332                       | 08/19/2014                            | BMAH               | Updated Truth Table:<br>Fixed typo (Replaced WE with $\overline{\text{WE}}$ and $\overline{\text{OE}}$ in the header row).                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *N                   | 4581542                       | 11/27/2014                            | VINI               | Updated Functional Description:<br>Added "For a complete list of related resources, click here." at the end.<br>Updated Maximum Ratings:<br>Referred Notes 4, 5 in "Supply voltage to ground potential".                                                                                                                                                                                                                                                                                                                                               |
| *0                   | 4797476                       | 06/15/2015                            | VINI               | Updated to new template.<br>Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *P                   | 5726469                       | 05/04/2017                            | AESATMP7           | Updated Cypress Logo and Copyright.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Automotive               | cypress.com/go/automotive |
|--------------------------|---------------------------|
| Clocks & Buffers         | cypress.com/go/clocks     |
| Interface                | cypress.com/go/interface  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |
| Memory                   | cypress.com/go/memory     |
| PSoC                     | cypress.com/go/psoc       |
| Touch Sensing            | cypress.com/go/touch      |
| USB Controllers          | cypress.com/go/USB        |
| Wireless/RF              | cypress.com/go/wireless   |

### PSoC<sup>®</sup> Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP| PSoC 6

Cypress Developer Community Community | Forums | Blogs | Video | Training

Technical Support cypress.com/go/support

© Cypress Semiconductor Corporation, 2004-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware product, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or properly damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 38-05485 Rev. \*P