

Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial

#### **Features**

- 16-Mb ferroelectric random access memory (F-RAM) logically organized as 2048K × 8
  - Virtually unlimited endurance 1000 trillion (10<sup>15</sup>) read/writes
  - 151-year data retention (see "Data retention and endurance" on page 27)
  - Infineon instant non-volatile write technology
  - Advanced high-reliability ferroelectric process
- Fast serial peripheral interface (SPI)
  - Up to 20 MHz frequency
  - Supports SPI mode 0 (0, 0) and mode 3 (1, 1)
- Sophisticated write protection scheme
  - Hardware protection using the Write Protect (WP) pin
  - Software protection using Write Disable (WRDI) instruction
  - Software block protection for 1/4, 1/2, or entire array
- · Device ID and serial number
  - Manufacturer ID and Product ID
  - Unique device ID
  - Serial number
- Dedicated 256-byte special sector F-RAM
  - Dedicated special sector write and read
  - Stored content can survive up to three standard reflow soldering cycles
- Low-power consumption
  - 1.50 mA (typ) active current at 20 MHz
  - 14 μA (typ) standby current
  - 1.10 μA (typ) Deep Power Down mode current
  - 0.1 μA (typ) Hibernate mode current
  - 1.90 mA (typ) Inrush current during power up
- · Low-voltage operation
  - CY15V116QI:  $V_{DD} = 1.71 \text{ V to } 1.89 \text{ V}$
  - CY15B116QI: V<sub>DD</sub> = 1.8 V to 3.6 V
- Commercial operating temperature: 0 °C to +70 °C
- 24-ball fine pitch ball grid array (24-ball FBGA)
- Restriction of hazardous substances (RoHS) compliant

infineon

**Functional description** 

#### **Functional description**

The EXCELON™ LP CY15X116QI is a low power, 16Mb non-volatile memory employing an advanced ferroelectric process. A ferroelectric random access memory or F-RAM is non-volatile and performs reads and writes similar to a RAM. It provides reliable data retention for 151 years while eliminating the complexities, overhead, and system-level reliability problems caused by serial flash, EEPROM, and other non-volatile memories.

Unlike serial flash and EEPROM, the CY15X116QI performs write operations at bus speed. No write delays are incurred. Data is written to the memory array immediately after each byte is successfully transferred to the device. The next bus cycle can commence without the need for data polling. In addition, the product offers substantial write endurance compared to other non-volatile memories. The CY15X116QI is capable of supporting  $10^{15}$  read/write cycles, or 1000 million times more write cycles than EEPROM.

These capabilities make the CY15X116QI ideal for non-volatile memory applications, requiring frequent or rapid writes. Examples range from data collection, where the number of write cycles may be critical, to demanding industrial controls where the long write time of serial flash or EEPROM can cause data loss.

The CY15X116QI provides substantial benefits to users of serial EEPROM or flash as a hardware drop-in replacement. The CY15X116QI uses the high-speed SPI bus, which enhances the high-speed write capability of F-RAM technology. The device incorporates a read-only Device ID and Unique ID features, which allow the host to determine the manufacturer, product density, product revision, and unique ID for each part. The device also provides a writable, 8-byte serial number registers, which can be used to identify a specific board or a system.

For a complete list of related resources, click here.

#### Logic block diagram



### Serial (SPI), 2048K $\times$ 8, 20MHz, inrush current control, commercial



Table of contents

#### Table of contents

| Features                                        |    |
|-------------------------------------------------|----|
| Functional description                          | 2  |
| Logic block diagram                             | 2  |
| Table of contents                               | 3  |
| 1 Pinouts                                       |    |
| 2 Pin definitions                               | 5  |
| 3 Functional overview                           | 6  |
| 4 Memory architecture                           | 7  |
| 5 SPI bus                                       |    |
| 5.1 SPI overview                                |    |
| 5.2 Terms used in SPI protocol                  |    |
| 5.2.1 SPI master                                | 3  |
| 5.2.2 SPI slave                                 |    |
| 5.2.3 Chip select (CS)                          |    |
| 5.2.4 Serial clock (SCK)                        | 3  |
| 5.2.5 Data transmission (SI/SO)                 |    |
| 5.2.6 Most significant bit (MSb)                |    |
| 5.2.7 Serial opcode                             |    |
| 5.2.8 Invalid opcode                            | 10 |
| 5.2.9 Status register                           |    |
| 5.3 SPI modes                                   |    |
| 5.4 Power-up to first access                    |    |
| 6 Functional description                        |    |
| 6.1 Command structure                           |    |
| 6.1.1 Write Enable Control commands             |    |
| 6.1.2 Register Access commands                  |    |
| 6.1.3 Memory operation                          |    |
| 6.1.4 Memory Write Operation commands           |    |
| 6.1.5 Memory Read commands                      |    |
| 6.1.6 Special Sector Memory Access commands     |    |
| 6.1.7 Identification and Serial Number commands |    |
| 6.1.8 Low Power Mode commands                   |    |
| 7 Maximum ratings                               |    |
| 8 Operating range                               |    |
| 9 DC electrical characteristics                 |    |
| 10 Data retention and endurance                 |    |
| 11 Capacitance                                  |    |
| 12 Thermal resistance                           |    |
| 13 AC test conditions                           |    |
| 14 AC switching characteristics                 |    |
| 15 Power cycle timing                           |    |
| 16 Ordering information                         |    |
| 16.1 Ordering code definitions                  |    |
| 17 Package diagram                              |    |
| 18 Acronyms                                     |    |
| 19 Document conventions                         |    |
| 19.1 Units of measure                           |    |
| Revision history                                | 38 |



Pinouts

### 1 Pinouts



Figure 1 24-ball FBGA pinout



Pin definitions

### **2** Pin definitions

Table 1 Pin definitions

| .abtc =           |              |                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin name          | I/O type     | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CS                | Input        | <b>Chip Select</b> . This active LOW input activates the device. When HIGH, the device enters low-power standby mode, ignores other inputs, and the output is tristated. When LOW, the device internally activates the SCK signal. A falling edge on CS must occur before every opcode.                                                                                                                                      |
| SCK               | Input        | <b>Serial Clock</b> . All I/O activity is synchronized to the serial clock. Inputs are latched on the rising edge and outputs occur on the falling edge of the serial clock. The clock frequency may be any value between 0 and 20 MHz and may be interrupted at any time due to its synchronous behavior.                                                                                                                   |
| SI <sup>[1]</sup> | Input        | <b>Serial Input</b> . All data is input to the device on this pin. The pin is sampled on the rising edge of SCK and is ignored at other times. It should always be driven to a valid logic level to meet the power (I <sub>DD</sub> ) specifications.                                                                                                                                                                        |
| SO <sup>[1]</sup> | Output       | <b>Serial Output.</b> This is the data output pin. It is driven during a read and remains tristated at all other times. Data transitions are driven on the falling edge of the serial clock SCK.                                                                                                                                                                                                                             |
| WP                | Input        | <b>Write Protect.</b> This Active LOW pin prevents write operation to the Status Register when WPEN bit in the Status Register is set to '1'. This is critical because other write protection features are controlled through the Status Register. A complete explanation of write protection is provided in <b>"Status Register and Write Protection"</b> on page 14. This pin must be tied to V <sub>DD</sub> if not used. |
| DNU               | Do not use   | <b>Do not use.</b> Either leave this pin floating (not connected on the board) or tie to $V_{DD}$ .                                                                                                                                                                                                                                                                                                                          |
| V <sub>SS</sub>   | Power supply | Ground for the device. Must be connected to the ground of the system.                                                                                                                                                                                                                                                                                                                                                        |
| V <sub>DD</sub>   | Power supply | Power supply input to the device.                                                                                                                                                                                                                                                                                                                                                                                            |

#### Note

<sup>1.</sup> SI may be connected to SO for a single pin data interface.



**Functional overview** 

### **3** Functional overview

The CY15X116QI is a serial F-RAM memory. The memory array is logically organized as  $1,048,576 \times 8$  bits and is accessed using an industry-standard serial peripheral interface (SPI) bus. The functional operation of the F-RAM is similar to serial flash and serial EEPROMs. The major difference between the CY15X116QI and a serial flash or EEPROM with the same pinout is the F-RAM's superior write performance, high endurance, and low power consumption.



Memory architecture

### 4 Memory architecture

When accessing CY15X116QI, the user addresses 2,048K locations of eight data bits each. These eight data bits are shifted in or out serially. The addresses are accessed using the SPI protocol, which includes a chip select (to permit multiple devices on the bus), an opcode, and a three-byte address. The upper three bits of the address range are 'don't care' values. The complete address of 21 bits specifies each byte address uniquely.

Most functions of the CY15X116QI are either controlled by the SPI interface or handled by on-board circuitry. The access time for the memory operation is essentially zero, beyond the time needed for the serial protocol. That is, the memory is read or written at the speed of the SPI bus. Unlike a serial flash or EEPROM, it is not necessary to poll the device for a ready condition because writes occur at bus speed. By the time a new bus transaction can be shifted into the device, a write operation is complete. This is explained in more detail in the interface section.

Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial

infineon

SPI bus

#### 5 SPI bus

The CY15X116QI is an SPI slave device and operates at speeds of up to 20 MHz. This high-speed serial bus provides high-performance serial communication to an SPI master. Many common microcontrollers have hardware SPI ports allowing a direct interface. It is simple to emulate the port using ordinary port pins for microcontrollers that do not have this feature. The CY15X116QI operates in SPI Modes 0 and 3.

#### 5.1 SPI overview

The SPI is a four-pin interface with Chip Select ( $\overline{CS}$ ), Serial Input (SI), Serial Output (SO), and Serial Clock (SCK) pins.

The SPI is a synchronous serial interface, which uses clock and data pins for memory access and supports multiple devices on the data bus. A device on the SPI bus is activated using the CS pin.

The relationship between chip select, clock, and data is dictated by the SPI mode. This device supports SPI modes 0 and 3. In both of these modes, data is clocked into the F-RAM on the rising edge of SCK starting from the first rising edge after CS goes active.

The SPI proto<u>co</u>l is controlled by opcodes. These opcodes specify the commands from the bus master to the slave device. After CS is activated, the first byte transfer<u>red</u> from the bus master is the opcode. Following the opcode, any addresses and data are then transferred. The CS must go inactive after an operation is complete and before a new opcode can be issued.

#### 5.2 Terms used in SPI protocol

The commonly used terms in the SPI protocol are as follows.

#### 5.2.1 SPI master

The SPI master device controls the operations on the SPI bus. An SPI bus may have only one master with one or more slave devices. All the slaves share the same SPI bus lines and the master may select any of the slave devices using the CS pin. All of the operations must be initiated by the master activating a slave device by pulling the CS pin of the slave LOW. The master also generates the SCK and all the data transmission on SI and SO lines are synchronized with this clock.

#### 5.2.2 SPI slave

The SPI slave device is activated by the master through the Chip Select line. A slave device gets the SCK as an input from the SPI master and all the communication is synchronized with this clock. An SPI slave never initiates a communication on the SPI bus and acts only on the instruction from the master.

The CY15X116QI operates as an SPI slave and may share the SPI bus with other SPI slave devices.

### 5.2.3 Chip select $(\overline{CS})$

To select any slave device, the master needs to pull down the corresponding  $\overline{CS}$  pin. Any instruction can be issued to a slave device only while the  $\overline{CS}$  pin is LOW. When the device is not selected, data through the SI pin is ignored and the serial output pin (SO) remains in a high-impedance state.

**Note** A new instruction must begin with the falling edge of  $\overline{\text{CS}}$ . Therefore, only one opcode can be issued for each active Chip Select cycle.

#### 5.2.4 Serial clock (SCK)

The serial clock is generated by the SPI master and the communication is synchronized with this clock after  $\overline{\text{CS}}$  goes LOW.

The CY15X116QI supports SPI modes 0 and 3 for data communication. In both of these modes, the inputs are latched by the slave device on the rising edge of SCK and outputs are issued on the falling edge. Therefore, the first rising edge of SCK signifies the arrival of the first Most Significant Bit (MSb) of an SPI instruction on the SI pin. Further, all data inputs and outputs are synchronized with SCK.



SPI bus

#### 5.2.5 Data transmission (SI/SO)

The SPI data bus consists of two lines, SI and SO, for serial data communication. SI is also referred to as Master Out Slave In (MOSI) and SO is referred to as Master In Slave Out (MISO). The master issues instructions to the slave through the SI pin, while the slave responds through the SO pin. Multiple slave devices may share the SI and SO lines as described earlier.

The CY15X116QI has two separate pins for SI and SO, which can be connected with the master as shown in **Figure 2**. For a microcontroller that has no dedicated SPI bus, a general-purpose port may be used. To reduce hardware resources on the controller, it is possible to connect the two data pins (SI, SO) together and tie off (HIGH) the WP pin. **Figure 3** shows such a configuration, which uses only three pins.



Figure 2 System configuration with SPI port



Figure 3 System configuration without SPI port

Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial



SPI bus

#### 5.2.6 Most significant bit (MSb)

The SPI protocol requires that the first bit to be transmitted is the MSb. This is valid for both address and data transmission.

The 16Mb serial F-RAM requires a 3-byte address for any read or write operation. Because the address is only 21 bits, the first three bits, which are fed in are ignored by the device. Although these three bits are 'don't care', Infineon recommends that these bits be set to 0s to enable seamless transition to higher memory densities.

#### 5.2.7 Serial opcode

After the slave device is selected with  $\overline{\text{CS}}$  going LOW, the first byte received is treated as the opcode for the intended operation. CY15X116QI uses the standard opcodes for memory accesses.

#### 5.2.8 Invalid opcode

If an invalid opcode is received, the opcode is ignored and the device ignores any additional serial data on the SI pin until the next falling edge of CS, and the SO pin remains tristated.

#### 5.2.9 Status register

CY15X116QI has an 8-bit Status Register. The bits in the Status Register are used to configure the device. These bits are described in **Table 4**.

#### 5.3 SPI modes

CY15X116QI may be driven by a microcontroller with its SPI peripheral running in either of the following two modes:

- SPI Mode 0 (CPOL = 0, CPHA = 0)
- SPI Mode 3 (CPOL = 1, CPHA = 1)

<u>For</u> both these modes, the input data is latched in on the rising edge of SCK starting from the first rising edge after CS goes active. If the clock starts from a HIGH state (in mode 3), the first rising edge after the clock toggles is considered. The output data is available on the falling edge of SCK. The two SPI modes are shown in **Figure 4** and **Figure 5**.

The status of the clock when the bus master is not transferring data is:

- SCK remains at 0 for Mode 0
- SCK remains at 1 for Mode 3

The device detects the SPI mode from the status of the SCK pin when the device is selected by bringing the  $\overline{\text{CS}}$  pin LOW. If the SCK pin is LOW when the device is selected, SPI Mode 0 is assumed and if the SCK pin is HIGH, it works in SPI Mode 3.



Figure 4 SPI Mode 0

Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial



SPI bus



Figure 5 SPI Mode 3

### 5.4 Power-up to first access

The CY15X116QI is not accessible for a  $t_{PU}$  time after power-up. Users must comply with the timing parameter,  $t_{PU}$ , which is the minimum time from  $V_{DD}$  (min) to the first CS LOW. Refer to "Power cycle timing" on page 33 for details.



**Functional description** 

# 6 Functional description

#### **6.1** Command structure

There are 15 commands, called opcodes, that can be issued by the bus master to the CY15X116QI (see **Table 2**). These opcodes control the functions performed by the memory.

Table 2 Opcode commands

| Name         | Description              | Ol                                    | ocode                     |
|--------------|--------------------------|---------------------------------------|---------------------------|
| Name         | Description              | Hex                                   | Binary                    |
| Write enab   | le control               | ,                                     |                           |
| WREN         | Set write enable latch   | 06h                                   | 0000 0110b                |
| WRDI         | Reset write enable latch | 04h                                   | 0000 0100b                |
| Register ac  | cess                     | ·                                     |                           |
| RDSR         | Read Status Register     | 05h                                   | 0000 0101b                |
| WRSR         | Write Status Register    | 01h                                   | 0000 0001b                |
| Memory wr    | ite                      | ,                                     |                           |
| WRITE        | Write memory data        | 02h                                   | 0000 0010b                |
| Memory rea   | ad                       | ,                                     |                           |
| READ         | Read memory data         | 03h                                   | 0000 0011b                |
| FSTRD        | Fast read memory data    | 0Bh                                   | 0000 1011b                |
| Special sec  | tor memory access        | ,                                     |                           |
| SSWR         | Special sector write     | 42h                                   | 0100 0010b                |
| SSRD         | Special sector read      | 4Bh                                   | 0100 1011b                |
| Identificati | on & serial number       | ,                                     |                           |
| RDID         | Read device ID           | 9Fh                                   | 1001 1111b                |
| RUID         | Read unique ID           | 4Ch                                   | 0100 1100b                |
| WRSN         | Write serial number      | C2h                                   | 1100 0010b                |
| RDSN         | Read serial number       | C3h                                   | 11000 011b                |
| Low power    | modes                    | <u>'</u>                              |                           |
| DPD          | Enter deep power-down    | BAh                                   | 1011 1010b                |
| HBN          | Enter hibernate mode     | B9h                                   | 1011 1001b                |
| Reserved     | Reserved                 | · · · · · · · · · · · · · · · · · · · | are reserved for futuuse. |



Functional description

#### 6.1.1 **Write Enable Control commands**

#### 6.1.1.1 **Set Write Enable Latch (WREN, 06h)**

The CY15X116QI will power up with writes disabled. The WREN command must be issued before any write operation. Sending the WREN opcode allows the user to issue subsequent opcodes for write operations. These include writing to the Status Register (WRSR), the memory (WRITE), Special Sector (SSWR), and Write Serial Number (WRSN).

Sending the WREN opcode causes the internal Write Enable Latch to be set. A flag bit in the Status Register, called WEL, indicates the state of the latch. WEL = '1' indicates that writes are permitted. Attempting to write the WEL bit in the Status Register has no effect on the state of this bit - only the WREN opcode can set this bit. The WEL bit will be automatically cleared on the rising edge of CS following a WRDI, a WRSR, a WRITE, a SSWR, or a WRSN operation. This prevents further writes to the Status Register or the F-RAM array without another WREN command. Figure 6 illustrates the WREN command bus configuration.



Figure 6 **WREN** bus configuration

#### 6.1.1.2 Reset Write Enable Latch (WRDI, 04h)

The WRDI command disables all write activity by clearing the Write Enable Latch. Verify that the writes are disabled by reading the WEL bit in the Status Register and verify that WEL is equal to '0'. Figure 7 illustrates the WRDI command bus configuration.



**WRDI** bus configuration Figure 7

Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial

infineon

**Functional description** 

#### 6.1.2 Register Access commands

#### **6.1.2.1** Status Register and Write Protection

The write protection features of the CY15X116QI are multi-tiered and are enabled through the Status Register. The Status Register is organized as follows (The default value shipped from the factory for WEL, BP0, BP1, bits 4–5, and WPEN is '0', and for bit 6 is '1').

Table 3 Status Register

| Bit 7    | Bit 6 | Bit 5 | Bit 4 | Bit 3   | Bit 2   | Bit 1   | Bit 0 |
|----------|-------|-------|-------|---------|---------|---------|-------|
| WPEN (0) | X (1) | X (0) | X (0) | BP1 (0) | BP0 (0) | WEL (0) | X (0) |

Table 4 Status Register bit definition

| Bit                                                                                                                        | Definition            | Description                                                                                                                                      |  |  |
|----------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit 0                                                                                                                      | Don't care            | This bit is non-writable and always returns '0' upon read.                                                                                       |  |  |
| Bit 1 (WEL)                                                                                                                | Write enable          | WEL indicates if the device is write enabled. This bit defaults to '0' (disabled) on power-up.  WEL = 1 = Write enabled WEL = 0 = Write disabled |  |  |
| Bit 2 (BP0)                                                                                                                | Block protect bit '0' | Used for block protection. For details, see <b>Table 5</b> .                                                                                     |  |  |
| Bit 3 (BP1)                                                                                                                | Block protect bit '1' | Used for block protection. For details, see <b>Table 5</b> .                                                                                     |  |  |
| Bit 4-5                                                                                                                    | Don't care            | These bits are non-writable and always return '0' upon read.                                                                                     |  |  |
| Bit 6                                                                                                                      | Don't care            | This bit is non-writable and always returns '1' upon read.                                                                                       |  |  |
| Bit 7 (WPEN) Write protect enable Used to enable the function of Write Protect Pin (WP). For details, see <b>Table 6</b> . |                       |                                                                                                                                                  |  |  |

Bits 0 and 4–5 are fixed at '0' and bit 6 is fixed at '1'; none of these bits can be modified. Note that bit 0 ("Ready or Write in progress" bit in serial flash and EEPROM) is unnecessary, as the F-RAM writes in real-time and is never busy, so it reads out as a '0'. An exception to this is when the device is waking up either from "Deep Power-down Mode (DPD, BAh)" on page 21 or "Hibernate Mode (HBN, B9h)" on page 21. The BP1 and BP0 control the software write-protection features and are non-volatile bits. The WEL flag indicates the state of the Write Enable Latch. Attempting to directly write the WEL bit in the Status Register has no effect on its state. This bit is internally set and cleared via the WREN and WRDI commands, respectively.

BP1 and BP0 are memory block write protection bits. They specify portions of memory that are write-protected as shown in **Table 5**.

Table 5 Block memory write protection

| BP1 | BP0 | Protected address range            |  |  |  |
|-----|-----|------------------------------------|--|--|--|
| 0   | 0   | None                               |  |  |  |
| 0   | 1   | 0x180000h to 0x1FFFFFh (upper 1/4) |  |  |  |
| 1   | 0   | 0x100000h to 0x1FFFFFh (upper 1/2) |  |  |  |
| 1   | 1   | 0x000000h to 0x1FFFFFh (all)       |  |  |  |

The BP1 and BP0 bits and the Write Enable Latch are the only mechanisms that protect the memory from writes. The remaining write protection features protect inadvertent changes to the block protect bits.

The write protect enable bit ( $\underline{WPEN}$ ) in the Status Register controls the effect of the hardware write protect ( $\overline{WP}$ ) pin. Refer to **Figure 23** for the WP pin timing diagram. When the WPEN bit is set to '0', the status of the WP pin is ignored. When the WPEN bit is set to '1', a LOW on the  $\overline{WP}$  pin inhibits a write to the Status Register. Thus the Status Register is write-protected only when WPEN = '1' and WP = '0'. **Table 6** summarizes the write protection conditions.

Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial



**Functional description** 

Table 6 Write protection

| WEL | WPEN | WP | Protected blocks | <b>Unprotected blocks</b> | Status Register |
|-----|------|----|------------------|---------------------------|-----------------|
| 0   | X    | Х  | Protected        | Protected                 | Protected       |
| 1   | 0    | Х  | Protected        | Unprotected               | Unprotected     |
| 1   | 1    | 0  | Protected        | Unprotected               | Protected       |
| 1   | 1    | 1  | Protected        | Unprotected               | Unprotected     |

#### 6.1.2.2 Read Status Register (RDSR, 05h)

The RDSR command allows the bus master to verify the contents of the Status Register. Reading the Status Register provides information about the current state of the write-protection features. Following the RDSR opcode, the CY15X116QI will return one byte with the contents of the Status Register.



Figure 8 RDSR bus configuration

#### 6.1.2.3 Write Status Register (WRSR, 01h)

The WRSR command allows the SPI bus master to write into the Status Register and change the write protect configuration by setting the WPEN, BPO, and BP1 bits as required. Before issuing a WRSR command, the WP pin must be HIGH or inactive. Note that on the CY15X116QI, WP only prevents writing to the Status Register, not the memory array. Before sending the WRSR command, the user must send a WREN command to enable writes. Executing a WRSR command is a write operation and therefore, clears the Write Enable Latch.



Figure 9 WRSR bus configuration (WREN not shown)

#### **6.1.3** Memory operation

The SPI interface, which is capable of a high clock frequency, highlights the fast write capability of the F-RAM technology. Unlike serial flash and EEPROMs, the CY15X116QI can perform sequential writes at bus speed. No page register is needed and any number of sequential writes may be performed.



**Functional description** 

#### 6.1.4 Memory Write Operation commands

#### 6.1.4.1 Write Operation (WRITE, 02h)

All writes to the memory begin with a WREN opcode with  $\overline{\text{CS}}$  being asserted and deasserted. The next opcode is WRITE. The WRITE opcode is followed by a three-byte address containing the 21-bit address (A20–A0) of the first data byte to be written into the memory. The upper three bits of the three-byte address are ignored. Subsequent bytes are data bytes, which are written sequentially. Addresses are incremented internally as long as the bus master continues to issue clocks and keeps  $\overline{\text{CS}}$  LOW. If the last address of 1FFFFFh is reached, the internal address counter will roll over to 00000h. Every data byte to be written is transmitted on SI in 8-clock cycles with MSb first and the LSb last. The rising edge of  $\overline{\text{CS}}$  terminates a write operation. The CY15X116QI write operation is shown in Figure 10.

#### **Notes**

- When a burst write reaches a protected block address, the automatic address increment stops and all the subsequent data bytes received for write will be ignored by the device. EEPROMs use page buffers to increase their write throughput. This compensates for the technology's inherently slow write operations. F-RAM memories do not have page buffers because each byte is written to the F-RAM array immediately after it is clocked in (after the eighth clock). This allows any number of bytes to be written without page buffer delays.
- If power is lost in the middle of the write operation, only the last completed byte will be written.



Figure 10 Memory write (WREN not shown) operation

infineon

**Functional description** 

#### 6.1.5 Memory Read commands

#### 6.1.5.1 Read Operation (READ, 03h)

After the falling edge of  $\overline{CS}$ , the bus master can issue a READ opcode. Following the READ command is a three-byte address containing the 21-bit address (A20–A0) of the first byte of the read operation. The upper three bits of the address are ignored. After the opcode and address are issued, the device drives out the read data on the next eight clocks. The SI input is ignored during read data bytes. Subsequent bytes are data bytes, which are read out sequentially. Addresses are incremented internally as long as the bus master continues to issue clocks and  $\overline{CS}$  is LOW. If the last address of 1FFFFFh is reached, the internal address counter will roll over to  $\underline{00}$ 000h. Every read data byte on SO is driven in 8-clock cycles with MSb first and the LSb last. The rising edge of  $\overline{CS}$  terminates a read operation and tristates the SO pin. The CY15X116QI read operation is shown in Figure 11.



Figure 11 Memory read operation

#### 6.1.5.2 Fast Read Operation (FAST\_READ, 0Bh)

The CY15X116QI supports a FAST READ opcode (0Bh) that is provided for opcode compatibility with serial flash devices. The FAST READ opcode is followed by a three-byte address containing the 21-bit address (A20–A0) of the first byte of the read operation and then a dummy byte. The dummy byte inserts a read latency of 8-clock cycle. The fast read operation is otherwise the same as an ordinary read operation except that it requires an additional dummy byte. After receiving the opcode, address, and a dummy byte, the CY15X116QI starts driving its SO line with data bytes, with MSb first, and continues transmitting as long as the device is selected and the clock is available. In case of bulk read, the internal address counter is incremented automatically, and after the last address 1FFFFFh is reached, the internal address counter rolls over to 00000h. When the device is driving data on its SO line, any transition on its SI line is ignored. The rising edge of CS terminates a fast read operation and tristates the SO pin. The CY15X116QI Fast Read operation is shown in Figure 12.

**Note** The dummy byte can be any 8-bit value but Axh (8'b1010xxxx). The lower 4 bits of Axh are don't care bits. Hence, Axh essentially represents 16 different 8-bit values which shouldn't be transmitted as the dummy byte. 00h is typically used as the dummy byte in most use cases.



Figure 12 Fast read operation

#### Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial



#### 6.1.6 **Special Sector Memory Access commands**

#### 6.1.6.1 **Special Sector Write (SSWR, 42h)**

All writes to the 256-byte special sector begin with a WREN opcode with  $\overline{\text{CS}}$  being asserted and deasserted. The next opcode is SSWR. The SSWR opcode is followed by a three-byte address containing the 8-bit sector address (A7-A0) of the first data byte to be written into the special sector memory. The upper 16 bits of the three-byte address are ignored. Subsequent bytes are data bytes, which are written sequentially. Addresses are incremented internally as long as the bus master continues to issue clocks and keeps CS LOW. Once the internal address counter auto increments to XXXFFh, CS should toggle HIGH to terminate the ongoing SSWR operation. Every data byte to be written is transmitted on SI in 8-clock cycles with MSb first and the LSb last. The rising edge of CS terminates a write operation. The CY15X116QI special sector write operation is shown in Figure 13.

#### **Notes**

**Functional description** 

- If power is lost in the middle of the write operation, only the last completed byte will be written.
- The special sector F-RAM memory guarantees to retain data integrity up to three cycles of standard reflow soldering.



Figure 13 Special sector write (WREN not shown) operation

#### Special Sector Read (SSRD, 4Bh) 6.1.6.2

After the falling edge of CS, the bus master can issue an SSRD opcode. Following the SSRD command is a three-byte address containing the 8-bit address (A7-A0) of the first byte of the special sector read operation. The upper 16 bits of the address are ignored. After the opcode and address are issued, the device drives out the read data on the next eight clocks. The SI input is ignored during read data bytes. Subsequent bytes are data bytes, which are read out sequentially. Addresses are incremented internally as long as the bus master continues to issue clocks and  $\overline{\text{CS}}$  is LOW. Once the internal address counter auto increments to XXXFFh,  $\overline{\text{CS}}$  should toggle HIGH to terminate the ongoing SSRD operation. Every read data byte on SO is driven in 8-clock cycles with MSb first and the LSb last. The rising edge of CS terminates a special sector read operation and tristates the SO pin. The CY15X116QI special sector read operation is shown in Figure 14.

Note The special sector F-RAM memory guarantees to retain data integrity up to three cycles of standard reflow soldering.



Figure 14 **Special sector read operation** 

infineon

**Functional description** 

#### 6.1.7 Identification and Serial Number commands

#### 6.1.7.1 Read Device ID (RDID, 9Fh)

The CY15X116QI device can be interrogated for its manufacturer, product identification, and die revision. The RDID opcode 9Fh allows the user to read the 9-byte manufacturer ID and product ID, both of which are read-only bytes. The JEDEC-assigned manufacturer ID places the Ramtron identifier in bank 7; therefore, there are six bytes of the continuation code 7Fh followed by the single byte C2h. There are two bytes of product ID, which includes a family code, a density code, a sub code, and the product revision code. **Table 7** shows 9-Byte Device ID field description. Refer to "Ordering information" on page 34 for 9-Byte device ID of an individual part. The CY15X116QI read device ID operation is shown in **Figure 15**.

**Note** The least significant data byte (Byte 0) shifts out first and the most significant data byte (Byte 8) shifts out last.

Table 7 9-byte Device ID

| Device ID field description |                   |                   |               |                   |                   |                |                 |
|-----------------------------|-------------------|-------------------|---------------|-------------------|-------------------|----------------|-----------------|
| Manufacturer ID<br>[71:16]  | Family<br>[15:13] | Density<br>[12:9] | Inrush<br>[8] | Sub type<br>[7:5] | Revision<br>[4:3] | Voltage<br>[2] | Frequency [1:0] |
| 56-bit                      | 3-bit             | 4-bit             | 1-bit         | 3-bit             | 2-bit             | 1-bit          | 2-bit           |

Refer to "Ordering information" on page 34 for 9-Byte device ID of an individual part.



Figure 15 Read Device ID

### 6.1.7.2 Read Unique ID (RUID, 4Ch)

The CY15X102QN device can be interrogated for unique ID which is a factory programmed, 64-bit number unique to each device. The RUID opcode, 4Ch allows to read the 8-byte, read only unique ID. The CY15X102QN read unique ID operation is shown in **Figure 16**.

#### **Notes**

- The least significant data byte (Byte 0) shifts out first and the most significant data byte (Byte 7) shifts out last.
- The Unique ID Registers are guaranteed to retain data integrity of up to three cycles of the standard reflow soldering.



Figure 16 Read Unique ID

Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial



**Functional description** 

#### 6.1.7.3 Write Serial Number (WRSN, C2h)

The serial number is an 8-byte one-time programmable memory space provided to the user to uniquely identify a PC board or a system. A serial number typically consists of a two-byte Customer ID, followed by five bytes of a unique serial number and one byte of CRC check. However, the end application can define its own format for the 8-byte serial number. All writes to the Serial Number Register begin with a WREN opcode with CS being asserted and deasserted. The next opcode is WRSN. The WRSN instruction can be used in burst mode to write all the 8 bytes of serial number. After the last byte of the serial number is shifted in, CS must be driven high to complete the WRSN operation. The CY15X116QI write serial number operation is shown in Figure 17.

**Note** The CRC checksum is not calculated by the device. The system firmware must calculate the CRC checksum on the 7-byte content and append the checksum to the 7-byte user-defined serial number before programming the 8-byte serial number into the serial number register. The factory default value for the 8-byte Serial Number is '0000000000000000'.

Table 8 8-byte serial number

|           | ustomer<br>tifier |           | 40-b      | oit unique nun | nber      |          | 8-bit CRC |
|-----------|-------------------|-----------|-----------|----------------|-----------|----------|-----------|
| SN[63:56] | SN[55:48]         | SN[47:40] | SN[39:32] | SN[31:24]      | SN[23:16] | SN[15:8] | SN[7:0]   |



Figure 17 Write serial number (WREN not shown) operation

#### 6.1.7.4 Read Serial Number (RDSN, C3h)

The CY15X116QI device incorporates an 8-byte serial space provided to the user to uniquely identify the device. The serial number is read using the RDSN instruction. A serial number read may be performed in burst mode to read all the eight bytes at once. After the last byte of the serial number is read, the device loops back to the first (MSb) byte of the serial number. An RDSN instruction can be issued by shifting the opcode for RDSN after CS goes LOW. The CY15X116QI read serial number operation is shown in **Figure 18**.

**Note** The least significant data byte (Byte 0) shifts out first and the most significant data byte (Byte 7) shifts out last.



Figure 18 Read serial number operation



**Functional description** 

#### 6.1.8 Low Power Mode commands

#### 6.1.8.1 Deep Power-down Mode (DPD, BAh)

A power-saving Deep Power-Down mode is implemented on the CY15X116QI device. The device enters the Deep Power-Down mode after t<sub>ENTDPD</sub> time after the DPD opcode BAh is clocked in and a rising edge of CS is applied. When in Deep Power-Down mode, the SCK and SI pins are ignored and SO will be Hi-Z, but the device continues to monitor the CS pin.

A  $\overline{\text{CS}}$  pulse-width of  $\text{t}_{\text{CSDPD}}$  exits the DPD mode  $\underline{\text{after}}$  text time. The  $\overline{\text{CS}}$  pulse-width can be generated either by sending a dummy command cycle or toggling  $\overline{\text{CS}}$  alone while SCK and I/Os are don't care. The I/Os remain in hi-Z state during the wakeup from deep power down. Refer to **Figure 19** for DPD entry and **Figure 20** for DPD exit timing.



Figure 19 DPD entry timing



Figure 20 DPD exit timing

#### 6.1.8.2 Hibernate Mode (HBN, B9h)

A lowest power Hibernate mode is implemented on the CY15X116QI device. The device enters Hibernate mode after  $t_{\text{ENTHIB}}$  time after the HBN opcode B9h is clocked in and a rising edge of CS is applied. When in Hibernate mode, the SCK and SI pins are ignored and SO will be Hi-Z, but the device continues to monitor the CS pin. On the next falling edge of CS, the device will return to normal operation within  $t_{\text{EXTHIB}}$  time. The SO pin remains in a Hi-Z state during the wakeup from hibernate period. The device does not necessarily respond to an opcode within the wakeup period. To exit the Hibernate mode, the controller may send a "dummy" read, for example, and wait for the remaining  $t_{\text{EXTHIB}}$  time.

#### Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial



**Functional description** 



Figure 21 Hibernate mode operation

#### 6.1.8.3 Endurance

The CY15X116QI devices are capable of being accessed at least 10<sup>15</sup> times, reads or writes.

An F-RAM memory operates with a read and restore mechanism. Therefore, an endurance cycle is applied on a row basis for each access (read or write) to the memory array. The F-RAM architecture is based on an array of rows and columns of 256K rows of 64-bit each. The entire row is internally accessed once, whether a single byte or all eight bytes are read or written. Each byte in the row is counted only once in an endurance calculation. **Table 9** shows endurance calculations for a 64-byte repeating loop, which includes an opcode, a starting address, and a sequential 64-byte data stream. This causes each byte to experience one endurance cycle through the loop. F-RAM read and write endurance is virtually unlimited at a 20-MHz clock rate.

Table 9 Time to reach endurance limit for repeating 64-byte loop

| SCK freq (MHz) | Endurance cycles/sec | Endurance cycles/year   | Years to reach 10 <sup>15</sup> limit |
|----------------|----------------------|-------------------------|---------------------------------------|
| 20             | 36,520               | 1.16 × 10 <sup>12</sup> | 864                                   |
| 10             | 18,380               | 5.79 × 10 <sup>11</sup> | 1727                                  |
| 5              | 9,190                | 2.90 × 10 <sup>11</sup> | 3454                                  |



Maximum ratings

# 7 Maximum ratings

| Storage temperature                                                                               | -65 °C to +125 °C                    |
|---------------------------------------------------------------------------------------------------|--------------------------------------|
| Maximum accumulated storage time<br>At 125 °C ambient temperature<br>At 85 °C ambient temperature | 1000 h<br>10 Years                   |
| Maximum junction temperature                                                                      | 125 °C                               |
| Supply voltage on V <sub>DD</sub> relative to V <sub>SS</sub> :<br>CY15V116QI<br>CY15B116QI       | -0.5 V to +2.4 V<br>-0.5 V to +4.1 V |
| Input voltage                                                                                     | $V_{IN} \le V_{DD} + 0.5 V$          |
| DC voltage applied to outputs in High-Z state                                                     | -0.5 V to V <sub>DD</sub> + 0.5 V    |
| Transient voltage (< 20 ns) on any pin to ground potential                                        | -2.0 V to V <sub>DD</sub> + 2.0 V    |
| Package power dissipation capability (T <sub>A</sub> = 25 °C)                                     | 1.0 W                                |
| Surface mount lead soldering temperature (3 seconds)                                              | +260 °C                              |
| DC output current (1 output at a time, 1s duration)                                               | 15 mA                                |
| Electrostatic discharge voltage human body model (JEDEC Std JESD22-A114-B)                        | 2 kV                                 |
| Charged device model (JEDEC Std JESD22-C101-A)                                                    | 500 V                                |
| Latch-up current                                                                                  | >140 mA                              |



Operating range

# **8** Operating range

#### Table 10 Operating range

| Device     | Range        | Ambient temperature | $V_{DD}$         |
|------------|--------------|---------------------|------------------|
| CY15V116QI | - Commercial | 0 °C to +70 °C      | 1.71 V to 1.89 V |
| CY15B116QI |              | 0 0 0 0             | 1.8 V to 3.6 V   |

### Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial



DC electrical characteristics

#### **DC** electrical characteristics 9

#### Table 11 **DC** electrical characteristics

Over the **Operating range** 

| Parameter         | Description                                                             | Test conditions                                                                                                                 |                                     | Min  | <b>Typ</b> <sup>[2, 3]</sup> | Max                 | Unit |
|-------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------|------------------------------|---------------------|------|
| V                 | Dower our shi                                                           | CY15V116QI                                                                                                                      |                                     | 1.71 | 1.8                          | 1.89                | \/   |
| $V_{DD}$          | Power supply                                                            | CY15B116QI                                                                                                                      |                                     | 1.8  | 3.3                          | 3.6                 | V    |
|                   |                                                                         | V <sub>DD</sub> = 1.71 V to 1.89 V;                                                                                             | f <sub>SCK</sub> = 1 MHz            | _    | 0.60                         | 0.80                |      |
| 1                 | V supply current                                                        | SCK toggling between $V_{DD}$ – 0.2 V and $V_{SS}$ , other inputs $V_{SS}$ or $V_{DD}$ – 0.2 V. SO = Open                       | f <sub>SCK</sub> = 20 MHz           | I    | 1.50                         | 2.0                 | mA   |
| I <sub>DD</sub>   | V <sub>DD</sub> supply current                                          | V <sub>DD</sub> = 1.8 V to 3.6 V;                                                                                               | f <sub>SCK</sub> = 1 MHz            | 1    | 0.70                         | 1.0                 | IIIA |
|                   |                                                                         | SCK toggling between $V_{DD}$ – 0.2 V and $V_{SS}$ , other inputs $V_{SS}$ or $V_{DD}$ – 0.2 V. SO = Open                       | f <sub>SCK</sub> = 20 MHz           | I    | 1.80                         | 2.40                |      |
| 1                 | V standby surrent                                                       | $V_{DD} = 1.71 \text{ V to } 1.89 \text{ V; } \overline{\text{CS}} = V_{DD}$<br>All other inputs $V_{SS}$ or $V_{DD}$ .         | •                                   | -    | 14                           | 142                 |      |
| I <sub>SB</sub>   | V <sub>DD</sub> standby current                                         | $V_{DD} = 1.8 \text{ V to } 3.6 \text{ V}; \overline{CS} = V_{DD}.$<br>All other inputs $V_{SS}$ or $V_{DD}$ .                  |                                     | -    | 14                           | 142.5               | μΑ   |
| 1                 | Deep power-down current                                                 | $V_{DD} = 1.71 \text{ V to } 1.89 \text{ V}; \overline{CS} = V_{DD}$<br>All other inputs $V_{SS}$ or $V_{DD}$ .                 |                                     | -    | 1.10                         | 14.40               | - μΑ |
| I <sub>DPD</sub>  |                                                                         | $V_{DD} = 1.8 \text{ V to } 3.6 \text{ V}; \overline{CS} = V_{DD}.$<br>All other inputs $V_{SS}$ or $V_{DD}$ .                  |                                     | -    | 1.30                         | 15.10               |      |
| 1                 | Hibernate mode                                                          | $V_{DD} = 1.71 \text{ V to } 1.89 \text{ V; } \overline{\text{CS}} = V_{DD}$<br>All other inputs $V_{SS}$ or $V_{DD}$ .         |                                     | -    | 0.10                         | 0.40                |      |
| I <sub>HBN</sub>  | current                                                                 | $V_{DD}$ = 1.8 V to 3.6 V; $\overline{CS}$ = $V_{DD}$ .<br>All other inputs $V_{SS}$ or $V_{DD}$ .                              |                                     | -    | 0.10                         | 0.75                | μΑ   |
|                   | Peak current drawn<br>from V <sub>DD</sub> during<br>power-up, wake up  | $V_{DD}$ = 1.71 V to 1.89 V; $\overline{CS}$ = $V_{DD}$<br>All other inputs $V_{SS}$ or $V_{DD}$ .<br>Averaged over 10 $\mu$ s. | , <del>WP</del> = V <sub>DD</sub> . | ı    | 1.90                         | 2.0 <sup>[3]</sup>  |      |
| I <sub>PEAK</sub> | from Hibernate,<br>wake up from<br>Deep-power-Down,<br>or Standby mode. | $V_{DD}$ = 1.8 V to 3.60 V; $\overline{CS}$ = $V_{DD}$ , All other inputs $V_{SS}$ or $V_{DD}$ . Averaged over 10 $\mu$ s.      | $\overline{WP} = V_{DD}$ .          | 1    | 2.0                          | 2.20 <sup>[3]</sup> | mA   |
| ILI               | Input leakage<br>current on I/O pins<br>except WP pin                   | V <sub>SS</sub> < V <sub>IN</sub> < V <sub>DD</sub>                                                                             |                                     | -1   | -                            | 1                   | μА   |
|                   | Input leakage<br>current on WP pin                                      |                                                                                                                                 |                                     | -100 | -                            | 1                   |      |
| I <sub>LO</sub>   | Output leakage current                                                  | V <sub>SS</sub> < V <sub>OUT</sub> < V <sub>DD</sub>                                                                            |                                     | -1   | -                            | 1                   | μΑ   |

#### **Notes**

Typical values are at 25 °C, V<sub>DD</sub> = V<sub>DD</sub> (typ).
 This parameter is guaranteed by characterization; not tested in production.

### Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial



DC electrical characteristics

#### Table 11 **DC electrical characteristics** (continued)

Over the **Operating range** 

| Parameter        | Description         | Test conditions                                   | Min                   | <b>Typ</b> <sup>[2, 3]</sup> | Max                   | Unit |
|------------------|---------------------|---------------------------------------------------|-----------------------|------------------------------|-----------------------|------|
| V <sub>IH</sub>  | Input HIGH voltage  | -                                                 | $0.7 \times V_{DD}$   | -                            | V <sub>DD</sub> + 0.3 |      |
| V <sub>IL</sub>  | Input LOW voltage   | -                                                 | -0.3                  | -                            | $0.3 \times V_{DD}$   |      |
| V <sub>OH1</sub> | Output HIGH voltage | $I_{OH} = -1 \text{ mA}, V_{DD} = 2.7 \text{ V}.$ | 2.4                   | _                            | -                     | V    |
| V <sub>OH2</sub> | Output HIGH voltage | Ι <sub>ΟΗ</sub> = -100 μΑ                         | V <sub>DD</sub> - 0.2 | -                            | -                     | V    |
| V <sub>OL1</sub> | Output LOW voltage  | I <sub>OL</sub> = 2 mA, V <sub>DD</sub> = 2.7 V   | -                     | -                            | 0.4                   |      |
| V <sub>OL2</sub> | Output LOW voltage  | I <sub>OL</sub> = 150 μA                          | _                     | _                            | 0.2                   |      |

Typical values are at 25 °C, V<sub>DD</sub> = V<sub>DD</sub> (typ).
 This parameter is guaranteed by characterization; not tested in production.

Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial



Data retention and endurance

### 10 Data retention and endurance

#### Table 12 Data retention and endurance

| Parameter       | Description    | Test condition             | Min              | Max | Unit  |
|-----------------|----------------|----------------------------|------------------|-----|-------|
|                 |                | T <sub>A</sub> = 85 °C     | 10               | -   | Vaara |
| т               | Data retention | T <sub>A</sub> = 70 °C     | 141              |     |       |
| $T_DR$          |                | T <sub>A</sub> = 60 °C     | 151              | _   | Years |
|                 |                | T <sub>A</sub> = 50 °C     | 160              | _   |       |
| NV <sub>C</sub> | Endurance      | Over operating temperature | 10 <sup>15</sup> | _   | Cycle |



Capacitance

# 11 Capacitance

#### Table 13 Capacitance

For all packages.

| Parameter <sup>[4]</sup> | Description Test conditions |                                                     | Max | Unit |
|--------------------------|-----------------------------|-----------------------------------------------------|-----|------|
| Co                       | Output pin capacitance (SO) | $T_A = 25$ °C, $f = 1$ MHz, $V_{DD} = V_{DD}$ (typ) | 8   | nE   |
| C <sub>I</sub>           | Input pin capacitance       | 1A-23 C,1-1 MI 12, VDD - VDD (LYP)                  | 6   | p⊦   |

#### Note

<sup>4.</sup> This parameter is guaranteed by characterization; not tested in production.

Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial



Thermal resistance

#### **12** Thermal resistance

#### Table 14 Thermal resistance

| Parameter <sup>[5]</sup> | neter <sup>[5]</sup> Description Test conditions |                                                                                                                                    | 24-ball<br>FBGA<br>package | Unit |
|--------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|
| $\Theta_{JA}$            | Thermal resistance (junction to ambient)         | to ambient) esistance Test conditions follow standard test methods and procedures for measuring thermal impedance, per EIA/JESD51. |                            | °C/W |
| $\Theta_{\sf JC}$        | Thermal resistance (junction to case)            |                                                                                                                                    |                            | C/VV |

#### Note

<sup>5.</sup> This parameter is guaranteed by characterization; not tested in production.



AC test conditions

### **AC test conditions**

| Input pulse levels                       | 10% and 90% of V <sub>DD</sub> |
|------------------------------------------|--------------------------------|
| Input rise and fall times                | 3 ns                           |
| Input and output timing reference levels | $0.5 \times V_{DD}$            |
| Output load capacitance                  | 30 pF                          |



AC switching characteristics

# 14 AC switching characteristics

#### Table 15 AC switching characteristics

Over the **Operating range** 

| Parameters <sup>[6]</sup>                          |                   |                               |     |     |      |  |
|----------------------------------------------------|-------------------|-------------------------------|-----|-----|------|--|
| Parameter                                          | Alt.<br>Parameter | Description                   | Min | Max | Unit |  |
| f <sub>SCK</sub>                                   | -                 | SCK clock frequency           | 0   | 20  | MHz  |  |
| t <sub>ch</sub>                                    | _                 | Clock HIGH time               | 22  | -   |      |  |
| t <sub>CL</sub>                                    | _                 | Clock LOW time                | 22  | -   |      |  |
| t <sub>CL</sub><br>t <sub>CLZ</sub> <sup>[7]</sup> | _                 | Clock LOW to Output low-Z     | 0   | -   |      |  |
| t <sub>css</sub>                                   | t <sub>CSU</sub>  | Chip select setup             | 10  | -   |      |  |
| t <sub>CSH</sub>                                   | t <sub>CSH</sub>  | Chip select hold - SPI mode 0 | 10  | -   |      |  |
| t <sub>CSH1</sub>                                  | _                 | Chip select hold - SPI mode 3 | 10  | -   |      |  |
| t <sub>HZCS</sub> <sup>[8, 9]</sup>                | t <sub>OD</sub>   | Output disable time           | _   | 20  | ns   |  |
| t <sub>co</sub>                                    | t <sub>ODV</sub>  | Output data valid time        | _   | 20  | 113  |  |
| t <sub>oh</sub>                                    | _                 | Output hold time              | 1   | -   |      |  |
| t <sub>cs</sub>                                    | t <sub>D</sub>    | Deselect time                 | 60  | -   |      |  |
| t <sub>SD</sub>                                    | t <sub>SU</sub>   | Data setup time               | 5   | -   |      |  |
| t <sub>HD</sub>                                    | t <sub>H</sub>    | Data hold time                | 5   | _   |      |  |
| t <sub>WPS</sub>                                   | t <sub>WHSL</sub> | WP setup time (w.r.t CS)      | 20  | _   |      |  |
| t <sub>WPH</sub>                                   | t <sub>SHWL</sub> | WP hold time (w.r.t CS)       | 20  | -   |      |  |

#### **Notes**

<sup>6.</sup> Test conditions assume a signal transition time of 3 ns or less, timing reference levels of 0.5 × V<sub>DD</sub>, input pulse levels of 10% to 90% of V<sub>DD</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance shown in "AC test conditions" on page 30.

<sup>7.</sup> Guaranteed by design.

<sup>8.</sup> t<sub>HZCS</sub> is specified with a load capacitance of 5 pF. Transition is measured when the output enters a high-impedance state.

<sup>9.</sup> This parameter is guaranteed by characterization; not tested in production.

### Serial (SPI), 2048K × 8, 20MHz, inrush current control, commercial



AC switching characteristics



Figure 22 Synchronous data timing (mode 0 and mode 3)



Figure 23 Write Protect Timing during Write Status Register (WRSR) operation

Power cycle timing

#### **Power cycle timing 15**

#### Power cycle timing Table 16

Over the **Operating range** 

| Parameters <sup>[10]</sup>            |                   |                                                                          |       |                      |      |
|---------------------------------------|-------------------|--------------------------------------------------------------------------|-------|----------------------|------|
| Parameter                             | Alt.<br>parameter | Description                                                              | Min   | Max                  | Unit |
| t <sub>PU</sub>                       | _                 | Power-up V <sub>DD(min)</sub> to first access (CS LOW)                   | 6.0   | -                    | ms   |
| $\frac{t_{PU}}{t_{VR}^{[11]}}$        | _                 | V <sub>DD</sub> power-up ramp rate                                       | 30    | -                    | uc/V |
| t <sub>VF</sub> <sup>[11, 12]</sup>   | _                 | V <sub>DD</sub> power-down ramp rate                                     | 20    | -                    | μs/V |
| t <sub>ENTDPD</sub> <sup>[13]</sup>   | t <sub>DP</sub>   | CS high to enter deep power-down (CS high to hibernate mode current)     | -     | 3                    |      |
| t <sub>CSDPD</sub>                    | -                 | CS pulse width to wake up from deep power-down mode                      | 0.015 | $4 \times 1/f_{SCK}$ | 116  |
| t <sub>EXTDPD</sub>                   | t <sub>RDP</sub>  | Recovery time from deep power-down mode (CS low to ready for access)     | -     | 380                  | μs   |
| t <sub>ENTHIB</sub> <sup>[14]</sup>   | -                 | Time to enter hibernate (CS high to enter hibernate mode current)        | -     | 3                    |      |
| t <sub>EXTHIB</sub>                   | trec              | Recovery time from hibernate mode (CS low to ready for access)           | -     | 6.0                  | ms   |
| V <sub>DD</sub> (low) <sup>[12]</sup> | _                 | Low V <sub>DD</sub> where initialization must occur                      | 0.6   | -                    | V    |
| t <sub>PD</sub> <sup>[12]</sup>       | _                 | V <sub>DD</sub> (low) time when V <sub>DD</sub> (low) at 0.6 V           | 130   | _                    |      |
| LPD. 1                                | -                 | V <sub>DD</sub> (low) time when V <sub>DD</sub> (low) at V <sub>SS</sub> | 70    | -                    | μs   |

- 10. Test conditions assume a signal transition time of 3 ns or less, timing reference levels of  $0.5 \times V_{DD}$ , input pulse levels of 10% to 90% of V<sub>DD</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance shown in "AC test conditions" on page 30.

  11. Slope measured at any point on the V<sub>DD</sub> waveform.

  12. This parameter is guaranteed by characterization; not tested in production.

- 13. Guaranteed by design. Refer to Figure 19 for Deep power down mode timing.
- 14. Guaranteed by design. Refer to Figure 21 for Hibernate mode timing.



Figure 24 **Power cycle timing** 



Ordering information

# 16 Ordering information

Table 17 Ordering information

| Ordering code     | Device ID         | Package<br>diagram | Package type | Operating range |
|-------------------|-------------------|--------------------|--------------|-----------------|
| CY15B116QI-20BKXC | 7F7F7F7F7F7C231A1 | 001-97209          | 24-ball FBGA | Commercial      |
| CY15V116QI-20BKXC | 7F7F7F7F7F7C231A5 | 001-97209          | 24-ball FBGA | Commercial      |

All these parts are Pb-free. Contact your local Infineon sales representative for availability of these parts.

### 16.1 Ordering code definitions





Package diagram

# 17 Package diagram



Figure 25 24L FBGA 8 × 6 × 1.2 mm BK24A, package outline, 001-97209



Acronyms

# 18 Acronyms

#### Table 18 Acronyms used in this document

| Acronym | Description                                         |
|---------|-----------------------------------------------------|
| СРНА    | Clock phase                                         |
| CPOL    | Clock polarity                                      |
| EEPROM  | Electrically erasable programmable read-only memory |
| EIA     | Electronic Industries Alliance                      |
| FBGA    | Fine-pitch ball grid array                          |
| F-RAM   | Ferroelectric random access memory                  |
| I/O     | Input/Output                                        |
| JEDEC   | Joint Electron Devices Engineering Council          |
| JESD    | JEDEC standards                                     |
| LSb     | Least significant bit                               |
| MSb     | Most significant bit                                |
| RoHS    | Restriction of hazardous substances                 |
| SPI     | Serial peripheral interface                         |
| SOIC    | Small outline integrated circuit                    |



**Document conventions** 

### 19 Document conventions

#### 19.1 Units of measure

#### Table 19 Units of measure

| Symbol | Unit of measure |
|--------|-----------------|
| °C     | degree Celsius  |
| Hz     | hertz           |
| kHz    | kilohertz       |
| kΩ     | kilohm          |
| Mb     | megabit         |
| MHz    | megahertz       |
| μΑ     | microampere     |
| μF     | microfarad      |
| μς     | microsecond     |
| mA     | milliampere     |
| ms     | millisecond     |
| ns     | nanosecond      |
| Ω      | ohm             |
| %      | percent         |
| pF     | picofarad       |
| V      | volt            |
| W      | watt            |



Revision history

# **Revision history**

| Document version | Date of release | Description of changes |
|------------------|-----------------|------------------------|
| *C               | 2022-05-25      | Publish to web.        |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2022-05-25 Published by Infineon Technologies AG 81726 Munich, Germany

© 2022 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Go to www.infineon.com/support

Document reference 002-30283 Rev. \*C

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.