Control integrated power system (CIPOS™)

CIPOS™ Mini PFC-integrated IPM technical description

About this document

Scope and Purpose

The scope of this application note is to describe the product of CIPOS™ Mini power factor correction (PFC) integrated intelligent power module (IPM) and the basic requirements for operating the products in a recommended mode. This is related to the integrated components, such as IGBT or gate drive IC, as well as to the design of the necessary external circuitry, such as bootstrap or interfacing.

Intended Audience

Power electronics engineers who want to design reliable and efficient CIPOS™ Mini PFC-integrated IPM applications.

Table of Contents

About this document ....................................................................................................................... 1
Table of Contents ........................................................................................................................... 1
1 Scope ........................................................................................................................................ 3
1.1 Product line-up ..................................................................................................................... 4
1.2 Nomenclature ......................................................................................................................... 4

2 Internal components and package technology ..................................................................... 5
2.1 Power transistor technology for inverter – TRENCHSTOP™ IGBT ........................................... 5
2.2 Power diode technology for inverter – emitter-controlled diode ................................................ 5
2.3 Power transistor technology for PFC – 650V TRENCHSTOP™ IGBT ..................................... 5
2.3.1 High Speed 3 (H3) IGBT ..................................................................................................... 5
2.3.2 TRENCHSTOP™ 5 (H5) IGBT .......................................................................................... 5
2.4 Power diode technology for PFC – rapid emitter-controlled diode ............................................ 5
2.5 Control IC – 6 channel gate driver IC ..................................................................................... 6
2.6 Thermistor .............................................................................................................................. 6
2.7 Package technology ................................................................................................................ 7

3 Product overview ..................................................................................................................... 8
3.1 Internal circuit and features .................................................................................................... 8
3.2 Maximum electrical ratings .................................................................................................... 9
3.3 Description of the input and output pins ............................................................................... 10
3.4 Outline drawings .................................................................................................................... 13

4 Interface circuit and layout guide ............................................................................................ 14
4.1 Input/output signal connection ............................................................................................... 14
4.2 General interface circuit example .......................................................................................... 16
4.3 Recommended rated output current of power supply .............................................................. 18
4.4 Recommended layout pattern for OCP & SCP function ........................................................ 19
4.5 Recommended wiring of shunt resistor and snubber capacitor .............................................. 19
4.6 Recommended layout for gate driving of PFC ...................................................................... 20
4.7 Pin and screw holes coordinates for CIPOS™ Mini package footprint .................................. 21

5 Protection features ................................................................................................................... 22
5.1 Undervoltage protection ......................................................................................................... 22
Table of Contents

5.2 Overcurrent protection ......................................................................................... 23
5.2.1 Timing chart of overcurrent (OC) protection .................................................. 23
5.2.2 Selecting current sensing shunt resistor ......................................................... 24
5.2.3 Delay time ...................................................................................................... 25
5.3 Fault output circuit .............................................................................................. 26
5.4 Over temperature protection .............................................................................. 26

6 Bootstrap Circuit .................................................................................................. 28
6.1 Bootstrap circuit operation .................................................................................. 28
6.2 Internal bootstrap functionality characteristics .................................................. 28
6.3 Initial charging of bootstrap capacitor ............................................................... 29
6.4 Bootstrap capacitor selection ............................................................................. 29
6.5 Charging and discharging of the bootstrap capacitor during PWM-inverter operation ................................................................................................. 30

7 Single Phase Boost PFC ....................................................................................... 31
7.1 Basic introduction .............................................................................................. 31
7.2 General application example ............................................................................ 31
7.2.1 Gate Drive IC .................................................................................................. 31
7.2.2 Gate resistor selection .................................................................................. 32
7.2.3 Anti-parallel diode between collector and emitter ......................................... 32

8 Thermal system design .......................................................................................... 34
8.1 Introduction ........................................................................................................ 34
8.2 Power loss (inverter section) ............................................................................. 35
8.2.1 Conduction losses ......................................................................................... 35
8.2.2 Switching losses ............................................................................................ 36
8.3 Power loss (PFC section) ................................................................................... 36
8.3.1 Conduction losses ......................................................................................... 36
8.3.2 Switching losses ............................................................................................ 38
8.4 Thermal impedance ............................................................................................ 38
8.5 Temperature rise considerations and calculation examples .............................. 39
8.6 Heat sink selection guide ................................................................................... 41
8.6.1 Required heat sink performance ..................................................................... 41
8.6.2 Heat sink characteristics ................................................................................ 41
8.6.2.1 Heat transfer from heat source to heat sink .............................................. 41
8.6.2.2 Heat transfer within the heat sink ............................................................ 42
8.6.2.3 Heat transfer from heat sink surface to ambient ...................................... 42
8.6.3 Selecting a heat sink ...................................................................................... 44

9 Heat sink mounting and handling guidelines ....................................................... 45
9.1 Heat sink mounting ............................................................................................ 45
9.1.1 General guidelines ......................................................................................... 45
9.1.1.1 Recommended tightening torque ............................................................... 45
9.1.1.2 Screw tightening to heat sink ................................................................. 47
9.1.1.3 Mounting screw ....................................................................................... 48
9.1.2 Recommended heat sink shape and system mechanical structure ............... 48
9.2 Handling guide line ........................................................................................... 49
9.3 Storage guideline ............................................................................................... 49
9.3.1 Recommended storage conditions ................................................................. 49

10 References ............................................................................................................ 50
Scope

The scope of this application note is to describe the CIPOS™ Mini PFC-integrated IPM and the basic requirements for operating the product in recommended conditions. This is related to the integrated components, such as IGBT or gate drive IC, as well as to the design of the necessary external circuitry, such as bootstrap or interfacing. Integrating discrete power semiconductors and drivers into one package allows the reduction of time and effort spent on design. To meet the strong demand for small size and higher power density, Infineon Technologies has developed a new family of highly integrated intelligent power modules that contain nearly all of the semiconductor components required to drive electronically controlled variable-speed electric motors. They incorporate a three-phase inverter and PFC power stage with a silicon-on-insulator (SOI) gate driver and Infineon’s leading-edge TRENCHSTOP™ IGBTs and anti-parallel diodes for inverter part and 650V TRENCHSTOP™ / TRENCHSTOP™ 5 IGBT and rapid switching emitter-controlled diode for single boost PFC part.

The application note concerns the following products.

IFCM10P60GD
IFCM10S60GD
IFCM15P60GD
IFCM15S60GD

Note: \( I_{vCMxxy60zu} = F(PFC) \)
\( xx = \) nominal current
\( y = \) PFC switching speed\((40 \text{ kHz}), S(20 \text{ kHz})\))
\( z = G(\text{Temp.}, \text{Itrip}, \text{Fault}) \)
\( u = D(\text{DCB}) \)

CIPOS™ Mini PFC-integrated IPM is a family of intelligent power modules with single phase boost PFC which are designed for low power motor drives in household appliances, such as air conditioners(1 ~ 1.5 kW).
Control integrated power system (CIPOS™)
CIPOS™ Mini PFC-integrated IPM technical description

Scope

1.1 Product line-up

Table 1 Line-up of CIPOS™ Mini PFC-integrated IPM product

<table>
<thead>
<tr>
<th>Part number</th>
<th>Rating</th>
<th>Inverter circuit</th>
<th>PFC topology</th>
<th>Package</th>
<th>Isolation voltage [Vrms]</th>
<th>Main applications</th>
</tr>
</thead>
<tbody>
<tr>
<td>IFCM10P60zD</td>
<td>10</td>
<td>Closed emitter</td>
<td>Single phase boost</td>
<td>DCB DIL module</td>
<td>2000 Vrms sinusoidal, 1min.</td>
<td>Air conditioner</td>
</tr>
<tr>
<td>IFCM10S60zD</td>
<td>10</td>
<td>Closed emitter</td>
<td>Single phase boost</td>
<td>DCB DIL module</td>
<td>2000 Vrms sinusoidal, 1min.</td>
<td>Air conditioner</td>
</tr>
<tr>
<td>IFCM15P60zD</td>
<td>15</td>
<td>Closed emitter</td>
<td>Single phase boost</td>
<td>DCB DIL module</td>
<td>2000 Vrms sinusoidal, 1min.</td>
<td>Air conditioner</td>
</tr>
<tr>
<td>IFCM15S60zD</td>
<td>15</td>
<td>Closed emitter</td>
<td>Single phase boost</td>
<td>DCB DIL module</td>
<td>2000 Vrms sinusoidal, 1min.</td>
<td>Air conditioner</td>
</tr>
</tbody>
</table>

1.2 Nomenclature

Figure 1 CIPOS™ Mini PFC-integrated IPM products nomenclature
Internal components and package technology

2 Internal components and package technology

2.1 Power transistor technology for inverter – TRENCHSTOP™ IGBT

Infineon Technologies introduced their TRENCHSTOP™ IGBT technology in 2004. This technology continues the well-known properties of robustness of Infineon IGBT, such as short circuit withstand capability and maximum junction temperature. On the other hand all advantages of these technologies remain in order to achieve highest efficiency and enable for highest power density. This refers to very low static parameters such as saturation voltage of IGBT as well as to the excellent dynamic parameter such as turn-off energy of the IGBT [1].

2.2 Power diode technology for inverter – emitter-controlled diode

Emitter-controlled diode is Infineon’s unique fast recovery diode technology. The ultrathin wafer and Fieldstop technology makes the emitter-controlled diode ideally suited for consumer and industry applications as it lowers the turn-on losses of the IGBT with soft recovery. The emitter-controlled diode is optimized for Infineon IGBT technology.

2.3 Power transistor technology for PFC – 650V TRENCHSTOP™ IGBT

The trench-field-stop technology is the most common concept for modern IGBTs with blocking voltages in the range of 600 V to 1200 V. Within this technology, the device performance is mainly controlled by design parameters like cell geometry, chip thickness, and doping profile. These parameters determine the carrier distribution in the device and, hence, influence the static and dynamic characteristics of the IGBT significantly. Infineon Technologies has developed two kinds of products according to their PFC IGBT characteristics. High Speed 3 (H3) for 20 kHz switching frequency is included in IFCMxxS60GD and TRENCHSTOP™ 5 (H5) for 40 kHz switching frequency is included in IFCMxxP60GD.

2.3.1 High Speed 3 (H3) IGBT

The performance of an IGBT is determined by a trade-off curve which describes the correlation between the turn-off energy (Eoff) and the collector-emitter saturation voltage (V_{CE(sat)}). Therefore, the performance of an IGBT can be either optimized for high-frequency applications which need devices with low dynamic losses, or for low-frequency applications which benefit from low static losses. The High Speed 3 IGBT is optimized for high-frequency applications compared with IGBT 3 due to its low Eoff = 0.6 mJ. The IGBT3 provides a more than two times larger Eoff = 1.4 mJ, whereas the V_{CE(sat)} is low as 1.45 V [2].

2.3.2 TRENCHSTOP™ 5 (H5) IGBT

The TRENCHSTOP™ 5 device is a forceful advancement of Infineon’s field stop technology to gain lowest switch off losses due to drift zone reduction to < 50 µm. This results in a considerable reduction of charge carriers during device-on operation which need to be removed from the device at switch off. Furthermore, the device is characterized by a significantly increased channel width compared to Infineon’s TRENCHSTOP™ series in order to reduce simultaneously V_{CE(sat)} and switch off losses [3].

2.4 Power diode technology for PFC – rapid emitter-controlled diode

The rapid emitter-controlled diode of Infineon is optimized to operate with 650 V TRENCHSTOP™ IGBT as a boost diode in PFC topology when the switching frequency is less than 40 kHz because conduction losses dominate losses at lower switching frequency operation. The rapid diode advancement in thin wafer technology helps to maintain a stable V_f over temperature. The rapid diode combines low V_f for lower conduction losses and low I_{f} to reduce Eon of the TRENCHSTOP™ IGBT. Increased efficiency, with the additional benefit of having a 650 V breakthrough voltage can be achieved [4].
Internal components and package technology

2.5 Control IC – 6 channel gate driver IC

The basic feature of this technology is the separation of the active silicon from the base material by means of a buried silicon oxide layer. The buried silicon oxide provides an insulation barrier between the active layer and silicon substrate and hence reduces the parasitic capacitance tremendously. Moreover, this insulation barrier disables leakage or latch-up currents between adjacent devices. This also prevents the latch-up effect even in case of high dv/dt switching under elevated temperature and hence provides improved robustness. Besides the thin-film SOI technology provides additional benefits like lower power consumption and higher immunity to radioactive radiation or cosmic rays [5]. A monolithic single control IC for all 6 IGBTs provides further advantages, such as bootstrap circuitry, matched propagation delay times, built-in deadtime, cross conduction prevention and all 6 IGBTs turn-off under fault situations like undervoltage lockout (UVLO) or overcurrent.

2.6 Thermistor

In CIPOS™ Mini family, the thermistor is integrated optionally on the internal PCB. It is connected between \( V_{FO} \) and \( V_{SS} \) pins. A circuit proposal using the thermistor for over temperature protection is discussed in Section 5.4.

Table 2 Raw data of the thermistor used in CIPOS™ Mini

<table>
<thead>
<tr>
<th>T [°C]</th>
<th>( R_{\text{min}} ) [kΩ]</th>
<th>( R_{\text{typ}} ) [kΩ]</th>
<th>( R_{\text{max}} ) [kΩ]</th>
<th>Tol [%]</th>
<th>T [°C]</th>
<th>( R_{\text{min}} ) [kΩ]</th>
<th>( R_{\text{typ}} ) [kΩ]</th>
<th>( R_{\text{max}} ) [kΩ]</th>
<th>Tol [%]</th>
</tr>
</thead>
<tbody>
<tr>
<td>-40</td>
<td>2662.292</td>
<td>2962.540</td>
<td>3262.789</td>
<td>10.1</td>
<td>45</td>
<td>34.520</td>
<td>36.508</td>
<td>38.496</td>
<td>5.4</td>
</tr>
<tr>
<td>-35</td>
<td>1925.308</td>
<td>2133.692</td>
<td>2342.076</td>
<td>9.8</td>
<td>50</td>
<td>28.400</td>
<td>29.972</td>
<td>31.545</td>
<td>5.2</td>
</tr>
<tr>
<td>-30</td>
<td>1407.191</td>
<td>1553.414</td>
<td>1699.637</td>
<td>9.4</td>
<td>55</td>
<td>23.485</td>
<td>24.735</td>
<td>25.985</td>
<td>5.1</td>
</tr>
<tr>
<td>-20</td>
<td>774.497</td>
<td>848.747</td>
<td>922.997</td>
<td>8.7</td>
<td>65</td>
<td>16.296</td>
<td>17.097</td>
<td>17.898</td>
<td>4.7</td>
</tr>
<tr>
<td>-10</td>
<td>442.252</td>
<td>481.410</td>
<td>520.568</td>
<td>8.1</td>
<td>75</td>
<td>11.517</td>
<td>12.039</td>
<td>12.561</td>
<td>4.3</td>
</tr>
<tr>
<td>-5</td>
<td>338.491</td>
<td>367.303</td>
<td>396.114</td>
<td>7.8</td>
<td>80</td>
<td>9.745</td>
<td>10.169</td>
<td>10.593</td>
<td>4.2</td>
</tr>
<tr>
<td>0</td>
<td>261.164</td>
<td>282.537</td>
<td>303.910</td>
<td>7.6</td>
<td>85</td>
<td>8.279</td>
<td>8.625</td>
<td>8.971</td>
<td>4.0</td>
</tr>
<tr>
<td>5</td>
<td>203.056</td>
<td>219.036</td>
<td>235.016</td>
<td>7.3</td>
<td>90</td>
<td>7.062</td>
<td>7.345</td>
<td>7.628</td>
<td>3.9</td>
</tr>
<tr>
<td>10</td>
<td>159.044</td>
<td>171.081</td>
<td>183.118</td>
<td>7.0</td>
<td>95</td>
<td>6.046</td>
<td>6.279</td>
<td>6.511</td>
<td>3.7</td>
</tr>
<tr>
<td>15</td>
<td>125.454</td>
<td>134.586</td>
<td>143.717</td>
<td>6.8</td>
<td>100</td>
<td>5.199</td>
<td>5.388</td>
<td>5.576</td>
<td>3.5</td>
</tr>
<tr>
<td>25</td>
<td>79.638</td>
<td>85.000</td>
<td>90.362</td>
<td>6.3</td>
<td>110</td>
<td>3.856</td>
<td>4.009</td>
<td>4.163</td>
<td>3.8</td>
</tr>
<tr>
<td>30</td>
<td>64.055</td>
<td>68.203</td>
<td>72.352</td>
<td>6.1</td>
<td>115</td>
<td>3.338</td>
<td>3.477</td>
<td>3.615</td>
<td>4.0</td>
</tr>
<tr>
<td>35</td>
<td>51.831</td>
<td>55.059</td>
<td>58.287</td>
<td>5.9</td>
<td>120</td>
<td>2.900</td>
<td>3.024</td>
<td>3.149</td>
<td>4.1</td>
</tr>
<tr>
<td>40</td>
<td>42.182</td>
<td>44.708</td>
<td>47.235</td>
<td>5.7</td>
<td>125</td>
<td>2.527</td>
<td>2.639</td>
<td>2.751</td>
<td>4.2</td>
</tr>
</tbody>
</table>
2.7 Package technology

The CIPOS™ Mini DCB package offers the smallest size while providing high power density up to 600 V, 15 A by employing TRENCHSTOP™ IGBT and anti-parallel diode for inverter with 6 channel gate drive IC and TRENCHSTOP™ 5 IGBT and rapid switching emitter-controlled diode for PFC. It contains all the power components such as the IGBTs and isolates them from each other and from the heatsink. All low power components such as the gate drive IC and thermistor are assembled on a PCB.

The electric insulation is given by ceramic layer of the DCB itself, which is simultaneously the thermal contact to the heat sink. In order to further decrease the thermal impedance, the internal lead frame design is optimized [6]. Figure 2 shows the external view of CIPOS™ Mini DCB package.

Figure 2  External view of CIPOS™ Mini DCB package
3 Product overview

3.1 Internal circuit and features

Figure 3 illustrates the internal block diagram of the CIPOS™ Mini PFC-integrated IPM. It consists of a three-phase IGBT inverter circuit, single phase boost PFC circuit, and a driver IC with control functions. The detailed features and integrated functions of this IPM are described as follows.

Figure 3  Internal circuit

Features

- Package
  o 600 V 10 A / 15 A rating in one physical package size (mechanical layouts are identical)
  o Fully isolated dual in-line (DIL) molded module
  o Lead-free terminal plating; RoHS compliant
  o Very low thermal resistance due to DCB

- Inverter
  o TRENCHSTOP™ IGBTs with separate body diode
  o Rugged SOI gate driver technology with stability against transient and negative voltage
  o Integrated bootstrap functionality
  o Matched delay times of all channels / Built in deadtime
Control integrated power system (CIPOS™)
CIPOS™ Mini PFC-integrated IPM technical description

Product overview

- **PFC**
  - TRENCHSTOP™ IGBT / 650 V TRENCHSTOP™ 5 IGBT
  - 650 V rapid switching emitter-controlled diode

- **Functions**
  - Overcurrent shutdown
  - Temperature monitor
  - Undervoltage lockout at all channels
  - Low-side closed emitter
  - Anti cross-conduction
  - All 6 switches turn off during protection
  - Active-high input signal logic

### 3.2 Maximum electrical ratings

#### Table 3  
**Detail description of absolute maximum ratings (Inverter Section of IFCM10P60GD)**

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Rating</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Max. blocking voltage</td>
<td>( V_{CES} )</td>
<td>600 V</td>
<td>The sustained collector-emitter voltage of internal IGBTs</td>
</tr>
<tr>
<td>Output current</td>
<td>( I_C )</td>
<td>±10 A</td>
<td>The allowable continuous IGBT collector current at ( T_C = 25°C ).</td>
</tr>
<tr>
<td>Junction temperature</td>
<td>( T_j )</td>
<td>-40 ~ 150°C</td>
<td>Considering temperature ripple on the power chips, the maximum junction temperature rating of CIPOS™ Mini is 150°C.</td>
</tr>
<tr>
<td>Operating case temperature range</td>
<td>( T_C )</td>
<td>-40 ~ 100°C</td>
<td>( T_C ) (case temperature) is defined as a temperature of the package surface underneath the specified power chip. Please mount a temperature sensor on a heat-sink surface at the defined position in Figure 4 so as to get accurate temperature information.</td>
</tr>
</tbody>
</table>

#### Table 4  
**Detail description of absolute maximum ratings (PFC Section of IFCM10P60GD)**

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Rating</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Max. blocking voltage</td>
<td>( V_{CES} )</td>
<td>650 V</td>
<td>The sustained collector-emitter voltage of IGBTs</td>
</tr>
<tr>
<td>Gate-emitter peak voltage</td>
<td>( V_{GES} )</td>
<td>±20 V</td>
<td>The allowable peak IGBT gate-emitter voltage at ( T_j = 25°C ).</td>
</tr>
<tr>
<td>Input RMS current</td>
<td>( I_i )</td>
<td>30 A</td>
<td>The allowable Input RMS current at ( T_j = 25°C ).</td>
</tr>
<tr>
<td>Junction temperature</td>
<td>( T_j )</td>
<td>-40 ~ 150°C</td>
<td>Considering temperature ripple on the power chips, the maximum junction temperature rating of CIPOS™ Mini is 150°C.</td>
</tr>
</tbody>
</table>
### 3.3 Description of the input and output pins

Table 5 defines the CIPOS™ Mini PFC-integrated IPM input and output pins. The detailed functional descriptions are as follows:

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Pin Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VS(U)</td>
<td>U-phase high-side floating IC supply offset voltage</td>
</tr>
<tr>
<td>2</td>
<td>VB(U)</td>
<td>U-phase high-side floating IC supply voltage</td>
</tr>
<tr>
<td>3</td>
<td>VS(V)</td>
<td>V-phase high-side floating IC supply offset voltage</td>
</tr>
<tr>
<td>4</td>
<td>VB(V)</td>
<td>V-phase high-side floating IC supply voltage</td>
</tr>
<tr>
<td>5</td>
<td>VS(W)</td>
<td>W-phase high-side floating IC supply offset voltage</td>
</tr>
<tr>
<td>6</td>
<td>VB(W)</td>
<td>W-phase high-side floating IC supply voltage</td>
</tr>
<tr>
<td>7</td>
<td>HIN(U)</td>
<td>U-phase high-side gate driver input</td>
</tr>
<tr>
<td>8</td>
<td>HIN(V)</td>
<td>V-phase high-side gate driver input</td>
</tr>
<tr>
<td>9</td>
<td>HIN(W)</td>
<td>W-phase high-side gate driver input</td>
</tr>
<tr>
<td>10</td>
<td>LIN(U)</td>
<td>U-phase low-side gate driver input</td>
</tr>
<tr>
<td>11</td>
<td>LIN(V)</td>
<td>V-phase low-side gate driver input</td>
</tr>
<tr>
<td>12</td>
<td>LIN(W)</td>
<td>W-phase low-side gate driver input</td>
</tr>
<tr>
<td>13</td>
<td>VDD</td>
<td>Low-side control supply</td>
</tr>
<tr>
<td>14</td>
<td>VFO</td>
<td>Fault output / Temperature monitor</td>
</tr>
<tr>
<td>15</td>
<td>ITTRIP</td>
<td>Overcurrent shutdown input</td>
</tr>
<tr>
<td>16</td>
<td>VSS</td>
<td>Low-side control negative supply</td>
</tr>
<tr>
<td>17</td>
<td>N</td>
<td>Inverter low-side emitter</td>
</tr>
<tr>
<td>18</td>
<td>W</td>
<td>Motor W-phase output</td>
</tr>
<tr>
<td>19</td>
<td>V</td>
<td>Motor V-phase output</td>
</tr>
<tr>
<td>20</td>
<td>U</td>
<td>Motor U-phase output</td>
</tr>
<tr>
<td>21</td>
<td>P</td>
<td>Positive PFC output voltage / Positive inverter bus input voltage</td>
</tr>
<tr>
<td>22</td>
<td>X</td>
<td>PFC IGBT collector</td>
</tr>
<tr>
<td>23</td>
<td>NX</td>
<td>PFC IGBT emitter</td>
</tr>
<tr>
<td>24</td>
<td>GX</td>
<td>PFC IGBT gate</td>
</tr>
</tbody>
</table>
High-side bias voltage pins for driving the IGBT

Pins: VB(U) – VS(U), VB(V) – VS(V), VB(W) – VS(W)

- These pins provide the gate drive power to the high-side IGBTs.
- The ability to utilize a boot-strap circuit scheme for the high-side IGBTs eliminates the need of external power supplies.
- Each boot-strap capacitor is charged from the V_DD supply during the ON-state of the corresponding low-side IGBT or the freewheeling state of the low-side freewheeling diode.
- In order to prevent malfunctions caused by noise and ripple in the supply voltage, a good quality (low ESR, low ESL) filter capacitor should be mounted very close to these pins.

Low-side bias voltage pin

Pin: V_DD

- This is the control supply pin for the internal IC.
- In order to prevent malfunctions caused by noise and ripple in the supply voltage, a good quality (low ESR, low ESL) filter capacitor should be mounted very close to this pin.

Low-side common supply ground pin

Pin: V_SS

- This pin connects the control ground for the internal IC.

Signal input pins

Pins: HIN(U), HIN(V), HIN(W), LIN(U), LIN(V), LIN(W)

- These are pins to control the operation of the internal IGBTs.
- They are activated by voltage input signals. The terminals are internally connected to a Schmitt trigger circuit composed of 5 V-class CMOS.
- The signal logic of these pins is active-high. The IGBT associated with each of these pins will be turned "ON" when a sufficient logic voltage is applied to these pins.
- The wiring of each input should be as short as possible to protect the CIPOS™ Mini against noise influences.
- To prevent signal oscillations, an RC coupling is recommended as illustrated in Figure 6.

Overcurrent detection pin

Pin: ITRIP

- The current sensing shunt resistor should be connected between the pin N (emitter of low-side IGBT) and the power ground to detect short-circuit current (refer to Figure 8). A RC filter should be connected between the shunt resistor and the pin ITRIP to eliminate noise.
- The integrated comparator is triggered, if the voltage V_ITRIP is higher than 0.47 V. The shunt resistor should be selected to meet this level for the specific application. In case of a trigger event, the voltage at pin V_F0 is pulled down to LOW.
- The connection length between the shunt resistor and ITRIP pin should be minimized.

Fault output and temperature monitoring pin
Control integrated power system (CIPOS™)
CIPOS™ Mini PFC-integrated IPM technical description

Product overview

Pin: $V_{FO}$

- This is the fault output alarm pin. An active low output is given on this pin for a fault state condition in the CIPOS™ Mini. The alarm conditions are overcurrent detection and low-side bias under voltage operation.
- The $V_{FO}$ output is open-drain configured. The $V_{FO}$ signal line should be pulled up to the logic power supply (5 V / 3.3 V) with proper resistance considering temperature monitoring with the parallel connected thermistor between $V_{FO}$ and $V_{SS}$ pins optional.

Positive DC-link pin

Pin: P

- This is the DC-link positive power supply pin of the CIPOS™ Mini PFC-integrated IPM.
- It is internally connected to the collectors of the high-side IGBTs.
- In order to suppress the surge voltage caused by the DC-link wiring or PCB pattern inductance, connect a smoothing filter capacitor close to this pin. (Typically metal film capacitors are used.)

Negative DC-link pin

Pin: N

- This is the DC-link negative power supply pin (power ground) of the inverter.
- These pin is connected to the low-side IGBT emitters of the each phase.

Inverter power output pins

Pins: U, V, W

- Inverter output pins for connecting to the inverter load (e.g. motor).

Single boost PFC pins

Pins: X, NX, GX

- These pins are emitter, collector and gate of IGBT for single phase boost PFC.
3.4 Outline drawings

Figure 5 Package outline dimensions (Unit: [mm])
### 4 Interface circuit and layout guide

#### 4.1 Input/output signal connection

Figure 6 shows the I/O interface circuit between microcontroller and the CIPOS™ Mini. The CIPOS™ Mini input logic is active-high with internal pull-down resistors. External pull-down resistors are not needed. $V_{FO}$ output is open-drain configured. This signal should be pulled up to the positive side of 5 V or 3.3 V external logic power supply with a pull-up resistor. The pull-up resistor value should be properly selected, e.g. 3.6 kΩ with a parallel connected thermistor between $V_{FO}$ and $V_{SS}$ pins.

![Recommended microcontroller I/O interface circuit](image)

**Figure 6** Recommended microcontroller I/O interface circuit

**Table 6** Maximum ratings of input and $V_{FO}$ pins

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Condition</th>
<th>Rating</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Module supply voltage</td>
<td>$V_{DD}$</td>
<td>Applied between $V_{DD} - V_{SS}$</td>
<td>20</td>
<td>V</td>
</tr>
<tr>
<td>Input voltage</td>
<td>$V_{IN}$</td>
<td>Applied between $HIN(U), HIN(V), HIN(W) - V_{SS}$</td>
<td>-1 ~ 10</td>
<td>V</td>
</tr>
<tr>
<td>Fault output supply voltage</td>
<td>$V_{FO}$</td>
<td>Applied between $V_{FO} - V_{SS}$</td>
<td>-0.5 ~ $V_{DD} + 0.5$</td>
<td>V</td>
</tr>
</tbody>
</table>

The input and fault output maximum rating voltages are listed in Table 6. Since the fault output is open-drain configured and its rating is $V_{DD} + 0.5$ V, a 15 V supply interface is possible. However, it is recommended that the fault output be configured with the 5 V logic supply, which is the same as the input signals. It is also recommended placing bypass capacitors as close as possible to the $V_{FO}$ and signal lines from the microcontroller as well as the CIPOS™ Mini.
Because CIPOS™ Mini family employs active-high input logic, the power sequence restriction between the control supply and the input signal during start-up or shut down operation does not exist. Therefore it makes the system fail-safe. In addition, pull-down resistors are built in to each input circuit. Thus, external pull-down resistors are not needed. This reduces the required external component count. Input Schmitt-trigger, noise filter, deadtime and shoot through prevention functions provide beneficial noise rejection to short input pulses. Furthermore, by lowering the turn on and turn off threshold voltage of input signal as shown in Table 7, a direct connection to 3.3 V-class microcontroller or DSP is possible.

### Table 7  Input threshold voltage (at $V_{DD} = 15$ V, $T_J = 25^\circ$C)

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Logic &quot;1&quot; input voltage (LIN, HIN)</td>
<td>$V_{IH,TH}$</td>
<td>HIN – $V_{SS}$</td>
<td>-</td>
<td>2.1</td>
<td>2.5</td>
<td>V</td>
</tr>
<tr>
<td>Logic &quot;0&quot; input voltage (LIN, HIN)</td>
<td>$V_{IL,TH}$</td>
<td>LIN – $V_{SS}$</td>
<td>0.7</td>
<td>0.9</td>
<td>-</td>
<td>V</td>
</tr>
</tbody>
</table>

As shown in Figure 7, the CIPOS™ Mini input signal section integrates a 5 kΩ (typical) pull-down resistor. Therefore, when using an external filtering resistor between microcontroller output and CIPOS™ Mini input, pay attention to the signal voltage drop at the CIPOS™ Mini input terminals. It should fulfill the logic "1" input voltage requirement. For instance, $R = 100$ Ω and $C = 1$ nF for the parts shown in Figure 6.
4.2 General interface circuit example

Figure 8 shows typical application circuit of CIPOS™ Mini PFC-integrated IPM for interface schematic with control signals connected directly to a microcontroller.

Because the PFC IGBT inside this product has very high speed switching characteristics, considerable large surge voltage between P and NX terminals and switching noise on signaling path are generated easily. Please pay attention to the below items for optimized application circuit design

**Note:**

1. **Input Circuit**
   - To reduce input signal noise by high speed switching, the RIN and CIN filter circuit should be mounted. (100 Ω, 1 nF)
   - CIN should be placed as close to VSS pin as possible.

2. **ITRIP circuit**
   - To prevent protection function errors, CITRIP should be placed as close to ITRIP and VSS pins as possible.

3. **VFO circuit**
   - VFO output is an open-drain output. This signal line should be pulled up to the positive side of the 5 V/3.3 V logic power supply with a proper resistor RPU. It is recommended that RC filter be placed as close to the controller as possible.
Interface circuit and layout guide

4. **VB-VS Circuit**
   - Capacitor for high-side floating supply voltage should be placed as close to VB and VS pins as possible.

5. **Snubber capacitor**
   - The wiring between CIPOS™ Mini and snubber capacitor including shunt resistor should be as short as possible.

6. **Shunt resistor**
   - Each shunt resistor of SMD type should be used for reducing its stray inductance.

7. **Ground pattern**
   - Each ground pattern should be separated at only one point of shunt resistor as short as possible.
   - Power ground pattern between PFC and Inverter should be connected as short as possible.

8. **Anti parallel diode**
   - It is mandatory to connect anti-parallel diode (2 A, voltage rating higher than 650 V) to PFC IGBT.

9. **Input surge voltage protection circuit**
   - This protection circuit is necessary for PFC IGBT to be protected from excessive surge voltage.
4.3 Recommended rated output current of power supply

Control and gate drive power for the CIPOS™ Mini is normally provided by a single 15 V supply that is connected to the module \( V_{DD} \) and \( V_{SS} \) terminal. Also, we have to consider PFC IGBT power consumption. The circuit current of \( V_{DD} \) control supply of IFCM15P60GD is shown in below Table 8 (a), (b).

Table 8 The circuit current of control power supply of IFCM15P60GD

(a) Inverter Section

<table>
<thead>
<tr>
<th>Item</th>
<th>Static (Typ.) [mA]</th>
<th>Dynamic (Typ.) [mA]</th>
<th>Total (Typ.) [mA]</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{DD} = 15 ) [V] ( f_{SW} = 5 ) [kHz]</td>
<td>1.3</td>
<td>1.9</td>
<td>3.2</td>
</tr>
<tr>
<td>( f_{SW} = 20 ) [kHz]</td>
<td>1.3</td>
<td>7.4</td>
<td>8.7</td>
</tr>
</tbody>
</table>

(b) PFC section with gate drive IC(IR44272L)

<table>
<thead>
<tr>
<th>Item</th>
<th>Static (Typ.) [mA]</th>
<th>Dynamic (Typ.) [mA]</th>
<th>Total (Typ.) [mA]</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{DD} = 15 ) [V] ( f_{SW} = 40 ) [kHz]</td>
<td>0.4</td>
<td>3.2</td>
<td>3.6</td>
</tr>
</tbody>
</table>

And, the circuit current of the 5 V logic power supply (\( V_{FO} \) & input terminals) is about 20 mA.

Finally, the recommended minimum circuit currents of power supply are shown in Table 9 which is considered ripple current and enough margins at the worst conditions, e.g. 5 times higher than the calculated value.

Table 9 The recommended minimum circuit current of power supply (Unit: [mA])

<table>
<thead>
<tr>
<th>Item</th>
<th>The circuit current of +15 V control supply</th>
<th>The circuit current of +5 V logic supply</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{DD} \leq 15 ) [V], ( f_{SW} \leq 20 ) [kHz]</td>
<td>62</td>
<td>45</td>
</tr>
</tbody>
</table>
4.4 Recommended layout pattern for OCP & SCP function

It is recommended that the ITRIP filter capacitor connections to the CIPOS™ Mini pins be as short as possible. The ITRIP filter capacitor should be connected to the VSS pin directly without overlapped ground pattern. The signal ground and power ground should be as short as possible and connected at only one point via the filter capacitor of VDD line.

![Recommended layout pattern for OCP & SCP function](image)

**Figure 9** Recommended layout pattern for OCP & SCP function

4.5 Recommended wiring of shunt resistor and snubber capacitor

An external current sensing resistor is applied to detect overcurrent of phase currents. A long wiring pattern between the shunt resistor and CIPOS™ Mini will cause excessive surges that might damage the CIPOS™ Mini’s internal IC and current detection components. This may also distort the sensing signal. To decrease the pattern inductance, the wiring between the shunt resistor and CIPOS™ Mini should be as short as possible. As shown in Figure 10, a snubber capacitor should be installed in the right location so as to suppress surge voltages effectively. Generally a high frequency non-inductive capacitor of around 0.1 ~ 0.22 µF is recommended. If the snubber capacitor is installed in the wrong location ‘1’ as shown in Figure 10, the snubber capacitor cannot suppress the surge voltage effectively. If the capacitor is installed in the location ‘2’, the charging and discharging currents generated by wiring inductance and the snubber capacitor will appear on the shunt resistor. This will impact the current sensing signal and the SC protection level will be a little lower than the calculated design value. The “2” position surge suppression effect is greater than the location ‘1’ or ‘3’. The ‘3’ position is a reasonable compromise with better suppression than in location ‘1’ without impacting the current sensing signal accuracy. For this reason, the location ‘3’ is generally used.

![Recommended wiring of shunt resistor and snubber capacitor](image)

**Figure 10** Recommended wiring of shunt resistor and snubber capacitor
4.6 Recommended layout for gate driving of PFC

We should consider PCB pattern layout carefully when drawing the layout for the PFC gate drive circuit. Because PFC IGBT is operated with fast switching frequency, stable PFC IGBT operation is related to the pattern layout of the gate drive circuit. Especially, ground pattern design is more important.

In order to prevent interference of PFC gate signal by IGBT switching, we recommend pattern design as "2" and "4" in Figure 11. It needs one point connection between the ground of gate driver and the power ground as shown in the red circle in Figure 11. If PCB pattern is designed as "1" and "3", PFC IGBT might be operated improperly due to gate voltage oscillation. Also, we recommend adding RC filter for gate signal of PFC for stable IGBT operation.

![PCB layout example - CIPOS™ Reference Board](image)

Figure 11  Recommended pattern layout between signal ground(SGND) and power ground(PGND)
Pin and screw holes coordinates for CIPOS™ Mini package footprint

Figure 12 shows CIPOS™ Mini package position on PCB to indicate center coordinates of each pin and screw hole in Table 10.

![Figure 12 CIPOS™ Mini package position on PCB (Unit: [mm])](image)

<table>
<thead>
<tr>
<th>Pin number</th>
<th>X</th>
<th>Y</th>
<th>Pin number</th>
<th>X</th>
<th>Y</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Signal pins</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0.000</td>
<td>0.000</td>
<td>14</td>
<td>2.997</td>
<td>26.600</td>
</tr>
<tr>
<td>2</td>
<td>2.997</td>
<td>2.000</td>
<td>15</td>
<td>0.000</td>
<td>28.200</td>
</tr>
<tr>
<td>3</td>
<td>0.000</td>
<td>5.400</td>
<td>16</td>
<td>2.997</td>
<td>30.200</td>
</tr>
<tr>
<td>4</td>
<td>2.997</td>
<td>7.000</td>
<td>17</td>
<td>28.611</td>
<td>31.655</td>
</tr>
<tr>
<td>5</td>
<td>0.000</td>
<td>10.400</td>
<td>18</td>
<td>28.611</td>
<td>26.925</td>
</tr>
<tr>
<td>6</td>
<td>2.997</td>
<td>12.000</td>
<td>19</td>
<td>28.611</td>
<td>22.195</td>
</tr>
<tr>
<td>7</td>
<td>0.000</td>
<td>15.400</td>
<td>20</td>
<td>28.611</td>
<td>17.465</td>
</tr>
<tr>
<td>8</td>
<td>2.997</td>
<td>17.000</td>
<td>21</td>
<td>28.611</td>
<td>12.735</td>
</tr>
<tr>
<td>9</td>
<td>0.000</td>
<td>18.600</td>
<td>22</td>
<td>28.611</td>
<td>8.005</td>
</tr>
<tr>
<td>10</td>
<td>2.997</td>
<td>20.200</td>
<td>23</td>
<td>28.611</td>
<td>3.275</td>
</tr>
<tr>
<td>11</td>
<td>0.000</td>
<td>21.800</td>
<td>24</td>
<td>28.611</td>
<td>-1.455</td>
</tr>
<tr>
<td>12</td>
<td>2.997</td>
<td>23.400</td>
<td>25</td>
<td>17.950</td>
<td>32.000</td>
</tr>
<tr>
<td>13</td>
<td>0.000</td>
<td>25.000</td>
<td>26</td>
<td>17.950</td>
<td>-1.800</td>
</tr>
</tbody>
</table>
Protection features

5 Protection features

5.1 Undervoltage protection

Control and gate drive power for the CIPOS™ Mini is normally provided by a single 15 V supply that is connected to the module V_{DD} and V_{SS} terminals. For proper operation this voltage should be regulated to 15 V ± 10%. Table 11 describes the behavior of the CIPOS™ Mini for various control supply voltages. The control supply should be well filtered with a low impedance electrolytic capacitor and a high frequency decoupling capacitor connected at the CIPOS™ Mini’s pins.

High frequency noise on the supply might cause the internal control IC to malfunction and generate erroneous fault signals. To avoid these problems, the maximum ripple on the supply should be less than ± 1 V/µs.

The potential at the module’s V_{SS} terminal is different from that at the N power terminal by the voltage drop across the sensing resistor. It is very important that all control circuits and power supplies be referred to this point and not to the N terminal. If circuits are improperly connected, the additional current flowing through the sense resistor might cause improper operation of the short-circuit protection function. In general, it is best practice to make the common reference (V_{SS}) a ground plane in the PCB layout.

The main control power supply is also connected to the bootstrap circuits to generate the floating supplies for the high-side gate drives.

When control supply voltage (V_{DD} and V_{BS}) falls down under UVLO level, IGBT will turn off while ignoring the input signal.

<table>
<thead>
<tr>
<th>Control Voltage Range [V]</th>
<th>CIPOS™ Mini Function Operations</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 ~ 4</td>
<td>Control IC does not operate. UVLO and fault output does not operate.</td>
</tr>
<tr>
<td>4 ~ 13</td>
<td>As the UVLO function is activated, control input signals are blocked and a fault signal V_{PD} is generated.</td>
</tr>
<tr>
<td>13 ~ 14</td>
<td>IGBTs will be operated in accordance with the control gate input. Driving voltage is below the recommended range so the V_{CE(sat)} and the switching loss will be larger than that under normal condition. And high-side IGBTs can’t operate after V_{BS} initial charging because V_{BS} can’t reach to V_{BSUV+}.</td>
</tr>
<tr>
<td>14 ~ 18.5 for V_{DD}</td>
<td>Normal operation. This is the recommended operating condition. V_{DD} of 16 V is recommended when only integrated bootstrap circuitry is used. (14.5 ~ 18.5 V V_{DD} is recommended for IFCMxx60Gy)</td>
</tr>
<tr>
<td>13.5 ~ 18.5 for V_{BS}</td>
<td></td>
</tr>
<tr>
<td>18.5 ~ 20 for V_{DD}</td>
<td>IGBTs are still operated. Because driving voltage is above the recommended range, IGBTs’ switching is faster. It causes increasing system noise. And peak short circuit current might be too large for proper operation of the short circuit protection.</td>
</tr>
<tr>
<td>18.5 ~ 20 for V_{BS}</td>
<td></td>
</tr>
<tr>
<td>Over 20</td>
<td>Control circuit in the CIPOS™ Mini might be damaged.</td>
</tr>
</tbody>
</table>
Protection features

**Figure 13** Timing chart of low-side undervoltage protection function

**Figure 14** Timing chart of high-side undervoltage protection function

### 5.2 Overcurrent protection

#### 5.2.1 Timing chart of overcurrent (OC) protection

The CIPOS™ Mini has an overcurrent shutdown function. Its internal IC monitors the voltage of the ITRIP pin and if this voltage exceeds the $V_{IT,TH+}$, which is specified in the devices datasheets, a fault signal is activated and all IGBTs are turned off. Typically the maximum short circuit current magnitude is gate voltage dependant. A higher gate voltage results in a larger short circuit current. In order to avoid this potential problem, the maximum overcurrent trip level is generally set to below 2 times the nominal rated collector current. The overcurrent protection-timing chart is shown in Figure 15.

**Figure 15** Timing chart of overcurrent protection function
### 5.2.2 Selecting current sensing shunt resistor

The value of the current sensing resistor is calculated by the following expression:

\[
R_{\text{SH}} = \frac{V_{\text{IT,TH}^+}}{I_{\text{OC}}}
\]  

(1)

Where \( V_{\text{IT,TH}^+} \) is the ITRIP positive going threshold voltage of CIPOS™ Mini. It is typically 0.47 V. \( I_{\text{OC}} \) is the current of OC detection level.

The maximum value of OC protection level should be set lower than the repetitive peak collector current in the datasheet considering the tolerance of shunt resistor.

For example, the maximum peak collector current of IFCM10P60GD is 20 A_{\text{peak}}, and thus, the recommended value of the shunt resistor is calculated as

\[
R_{\text{SH(min)}} = \frac{0.47}{20} = 0.024\Omega
\]

For the power rating of the shunt resistor, the below list should be considered:

- Maximum load current of inverter (\( I_{\text{rms}} \))
- Shunt resistor value at \( T_C = 25^\circ\text{C} \) (\( R_{\text{SH}} \))
- Power derating ratio of shunt resistor at \( T_{\text{SH}} = 100^\circ\text{C} \) according to the manufacturer’s datasheet
- Safety margin

The shunt resistor power rating is calculated by the following equation.

\[
P_{\text{SH}} = \frac{I_{\text{rms}}^2 \times R_{\text{SH}} \times \text{margin}}{\text{derating ratio}}
\]  

(2)

For example, in case of IFCM10P60GD and \( R_{\text{SH}} = 24\ \text{m}\Omega \):

- Max. load current of the inverter: \( 6\ A_{\text{rms}} \)
- Power derating ratio of shunt resistor at \( T_{\text{SH}} = 100^\circ\text{C} \): 80%
- Safety margin : 30%

\[
P_{\text{SH}} = \frac{6^2 \times 0.024 \times 1.3}{0.8} = 1.40\text{W}
\]

A proper power rating of shunt resistor is over than 1.4 W, e.g. 2 W.

Based on the previous equations, conditions, and calculation method, the minimum shunt resistance and resistor power according to CIPOS™ Mini products are introduced as listed in Table 12.

It’s noted that a proper resistance and power rating higher than the minimum value should be chosen considering the overcurrent protection level required in the application.
Protection features

### Table 12  Minimum $R_{SH}$ and $P_{SH}$

<table>
<thead>
<tr>
<th>Product</th>
<th>Maximum peak current</th>
<th>Minimum shunt resistance, $R_{SH}$</th>
<th>Minimum shunt power, $P_{SH}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>IFCM10P60zD</td>
<td>20 A</td>
<td>24 mΩ</td>
<td>1.5 W</td>
</tr>
<tr>
<td>IFCM10S60zD</td>
<td>20 A</td>
<td>24 mΩ</td>
<td>1.5 W</td>
</tr>
<tr>
<td>IFCM15P60zD</td>
<td>30 A</td>
<td>16 mΩ</td>
<td>3 W</td>
</tr>
<tr>
<td>IFCM15S60zD</td>
<td>30 A</td>
<td>16 mΩ</td>
<td>3 W</td>
</tr>
</tbody>
</table>

### 5.2.3 Delay time

The RC filter is necessary in the overcurrent sensing circuit to prevent malfunction of OC protection caused by noise. The RC time constant is determined by considering the noise duration and the short-circuit withstand time capability of the IGBT.

When the sensing voltage on shunt resistor exceeds the ITRIP positive going threshold ($V_{IT,TH^+}$), this voltage is applied to the ITRIP pin of CIPOS™ Mini via the RC filter. Table 13 shows the specification of the OC protection reference level. The filter delay time ($t_{FILTER}$) that the input voltage of ITRIP pin rises to the ITRIP positive threshold voltage is caused by below equation (3), (4).

$$V_{IT,TH^+} = R_{SH} \cdot I_C \cdot (1 - \frac{1}{e^{\frac{-t_{FILTER}}{\tau}}})$$  \hspace{1cm} (3)

$$t_{FILTER} = -\tau \cdot \ln(1 - \frac{V_{IT,TH^+}}{R_{SH}I_C})$$  \hspace{1cm} (4)

Where, $V_{IT,TH^+}$ is the ITRIP pin input voltage, $I_C$ is the peak current, $R_{SH}$ is the shunt resistor value and $\tau$ is the RC time constant. In addition there is a shutdown propagation delay of Ittrip ($t_{ITRIP}$). Please refer to Table 14.

### Table 13  Specification of OC protection reference level ’$V_{IT,TH^+}$’

<table>
<thead>
<tr>
<th>Item</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>ITRIP positive going threshold $V_{IT,TH^+}$</td>
<td>0.40</td>
<td>0.47</td>
<td>0.54</td>
<td>V</td>
</tr>
</tbody>
</table>

### Table 14  Internal delay time of OC protection circuit

<table>
<thead>
<tr>
<th>Item</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Shut down propagation delay ($t_{ITRIP}$)</td>
<td>I$<em>{out}$ = 6 A, from $V</em>{IT,TH^+}$ to 10% $I_{out}$</td>
<td>-</td>
<td>1290</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>I$<em>{out}$ = 10 A, from $V</em>{IT,TH^+}$ to 10%</td>
<td>-</td>
<td>1330</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$I_{out}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Therefore the total time from ITRIP positive going threshold ($V_{IT,TH^+}$) to the shut down of the IGBT becomes:

$$t_{TOTAL} = t_{FILTER} + t_{ITRIP}$$  \hspace{1cm} (5)

The total delay must be less than the 5 µs of short circuit withstand time ($t_{SC}$) in the datasheet. Thus, the RC time constant should be set in the range of 1~2 µs. Recommended values for the filter components are R = 1.8 kΩ and C = 1 nF.
5.3 Fault output circuit

Table 15 Fault-output maximum ratings

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Condition</th>
<th>Rating</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fault output supply voltage</td>
<td>$V_{FO}$</td>
<td>Applied between $V_{FO}$-$V_{SS}$</td>
<td>-0.5~$V_{DD}$+0.5</td>
<td>V</td>
</tr>
<tr>
<td>Fault output current</td>
<td>$I_{FO}$</td>
<td>Sink current at $V_{FO}$ pin</td>
<td>10</td>
<td>mA</td>
</tr>
</tbody>
</table>

Table 16 Electric characteristics

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fault output current</td>
<td>$I_{FO}$</td>
<td>$V_{TRIP}$ = 0 V, $V_{FO}$ = 5 V</td>
<td>-</td>
<td>2</td>
<td>-</td>
<td>nA</td>
</tr>
<tr>
<td>Fault output voltage</td>
<td>$V_{FO}$</td>
<td>$I_{FO}$ = 10 mA, $V_{TRIP}$ = 1 V</td>
<td>-</td>
<td>0.5</td>
<td>-</td>
<td>V</td>
</tr>
</tbody>
</table>

Because $V_{FO}$ terminal is an open-drain type, it must be pulled up to the high level via a pull-up resistor. The resistor has to be calculated according to the above specifications.

5.4 Over temperature protection

CIPOS™ Mini with optional temperature sensing function has one pin for both fault-output and temperature sensing. Figure 16 shows the internal thermistor resistance characteristics as a function of the thermistor temperature. A circuitry is introduced in this section for over temperature protection. As shown in Figure 17, $V_{FO}$ pin is connected directly to the ADC and fault detection terminals of the microcontroller. This circuit is very simple and allows the IGBTs have to be shut down by the microcontroller. For example, when $R1$ is 3.6 kΩ, then $V_{FO}$ at about 100°C of thermistor temperature is 2.95 V at $V_{CTR}$ = 5 V and 1.95 V at $V_{CTR}$ = 3.3 V, as shown in Figure 18. It's noted that $V_{FO}$ for over temperature protection should be not less than microcontroller fault trip level.

![Thermistor Resistance vs. Temperature of Thermistor](image-url)

Figure 16 Internal thermistor resistance characteristics as a function of thermistor temperature
Protection features

Figure 17  Circuit proposals for over temperature protection

Figure 18  Voltage of $V_{FO}$ pin according to thermistor temperature
Bootstrap Circuit

6.1 Bootstrap circuit operation

The $V_{BS}$ voltage, which is the voltage difference between $V_B(U,V,W)$ and $V_S(U,V,W)$, provides the supply to the IC within the CIPOS™ Mini. This supply voltage must be in the range of 13.0~18.5V to ensure that the IC can fully drive the high-side IGBT. The CIPOS™ Mini includes an undervoltage detection function for the $V_{BS}$ to ensure that the IC does not drive the high-side IGBT if the $V_{BS}$ voltage drops below a specified voltage (refer to the datasheet). This function prevents the IGBT from operating in a high dissipation mode. Please note that the UVLO function of any high-side section acts only on the triggered channel without any feedback to the control level.

There are a number of ways in which the $V_{BS}$ floating supply can be generated. One of them is the bootstrap method described here. This method has the advantage of being simple and cheap. However, the duty cycle and on-time are limited by the requirement to refresh the charge in the bootstrap capacitor. The bootstrap supply is formed by a combination of a diode, resistor and capacitor as shown in Figure 19. The current flow path of the bootstrap circuit is shown in Figure 19. When $V_S$ is pulled down to ground (either through the low-side or the load), the bootstrap capacitor ($C_{BS}$) is charged through the bootstrap diode ($D_{BS}$) and the resistor ($R_{BS}$) from the $V_{DD}$ supply.

6.2 Internal bootstrap functionality characteristics

CIPOS™ Mini includes three bootstrap functionalities in the internal driver IC, which consist of three diodes and three resistors, as shown in Figure 3. A typical value of the internal bootstrap resistor is 40 $\Omega$ at room temperature. For more information, please refer to Table 18. $R_{BS2}$ and $R_{BS3}$ have the same value with $R_{BS1}$.

$V_{DD}$ of 16 V is recommended when only the integrated bootstrap circuitry is used.

Table 18 Electrical characteristics of internal bootstrap parameters

<table>
<thead>
<tr>
<th>Description</th>
<th>Condition</th>
<th>Symbol</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Repetitive peak reverse voltage</td>
<td></td>
<td>$V_{RRM}$</td>
<td>600</td>
<td>-</td>
<td>-</td>
<td>V</td>
</tr>
</tbody>
</table>
| Bootstrap resistance of U-phase      | $V_S2$ or $V_S3 = 300$ V, $T_J = 25^\circ$C
                                         | $V_S2$ and $V_S3 = 0$ V, $T_J = 25^\circ$C
                                         | $V_S2$ or $V_S3 = 300$ V, $T_J = 125^\circ$C
                                         | $V_S2$ and $V_S3 = 0$ V, $T_J = 125^\circ$C | $R_{BS1}$ | -    | 35   | 40   | 50   | 65   | $\Omega$ |
| Reverse recovery                     | $I_F = 0.6$ A, $di/dt = 80$ A/µs | $t_{rr,BS}$ | -    | 50   | -    | ns   |
| Forward voltage drop                 | $I_F = 20$ mA, $V_S2$ and $V_S3 = 0$ V | $V_{F,BS}$ | -    | 2.6  | -    | V    |

High voltage supply to gate driver between $V_S$ and $V_S$ is limited to dynamic operation.

If it is necessary to reduce the bootstrap resistance, an external bootstrap circuitry is recommended. For example, when 39 $\Omega$ of bootstrap resistor and 1N4937 of bootstrap diode are connected externally to CIPOS™ Mini, the bootstrap resistance becomes around 25 $\Omega$, as shown in Table 19.

Table 19 Bootstrap resistance with external bootstrap circuitry (39 $\Omega$ and 1N4937)

<table>
<thead>
<tr>
<th>Description</th>
<th>Condition</th>
<th>Symbol</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
</table>
| Bootstrap resistance of U-phase      | $T_J = 25^\circ$C
                                         | $T_J = 125^\circ$C | $R_{BS1}$ | -    | 24   | 28   | -    | $\Omega$ |
6.3 Initial charging of bootstrap capacitor

Adequate on-time duration of the low-side IGBT to fully charge the bootstrap capacitor is required for initial bootstrap charging. The initial charging time ($t_{charge}$) can be calculated from the following equation:

$$t_{charge} \geq C_{BS} \times R_{BS} \times \frac{1}{\delta} \times \frac{V_{DD}}{\ln\left(\frac{V_{DD} - V_{BS(min)} - V_{FD} - V_{LS}}{V_{DD}}\right)}$$  \hspace{1cm} (6)

- $V_{FD} = $ Forward voltage drop across the bootstrap diode
- $V_{BS(min)} = $ The minimum value of the bootstrap capacitor voltage
- $V_{LS} = $ Voltage drop across the low-side IGBT
- $\delta = $ Duty ratio of PWM

Figure 19 Bootstrap circuit operation and initial changing

6.4 Bootstrap capacitor selection

The bootstrap capacitance can be calculated by:

$$C_{BS} = \frac{I_{leak} \times \Delta t}{\Delta V}$$  \hspace{1cm} (7)

- Where,
- $\Delta t = $ maximum ON pulse width of high-side IGBT
- $\Delta V = $ the allowable discharge voltage of the $C_{BS}$
- $I_{leak} = $ maximum discharge current of the $C_{BS}$ mainly via the following mechanisms:  
  - Gate charge for turning the high-side IGBT on  
  - Quiescent current to the high-side circuit in the IC  
  - Level-shift charge required by level-shifters in the IC  
  - Leakage current in the bootstrap diode  
  - $C_{BS}$ capacitor leakage current (ignored for non-electrolytic capacitors)  
  - Bootstrap diode reverse recovery charge

In practice a leakage current of 1 mA is recommended as a calculation basis for CIPOS™ Mini. By taking in consideration dispersion and reliability, the capacitance is generally selected to be 2~3 times higher than the calculated one. The $C_{BS}$ is only charged when the high-side IGBT is off and the VS voltage is pulled down to ground. Therefore, the on-time of the low-side IGBT must be sufficient to ensure that the charge drawn from the $C_{BS}$ capacitor can be fully replenished. Hence, inherently there is a minimum on-time of the low-side IGBT (or off-time of the high-side IGBT).
The bootstrap capacitor should always be placed as close to the pins of the CIPOS™ Mini as possible. At least one low ESR capacitor should be used to provide good local de-coupling. For example, a separate ceramic capacitor close to the CIPOS™ Mini is essential, if an electrolytic capacitor is used for the bootstrap capacitor. If the bootstrap capacitor is either a ceramic or tantalum type, it should be adequate for local decoupling.

**6.5 Charging and discharging of the bootstrap capacitor during PWM-inverter operation**

The bootstrap capacitor $C_{BS}$ charges through the bootstrap diode $D_{BS}$ and resistor $R_{BS}$ according to Figure 19 from the $V_{DD}$ supply when the high-side IGBT is off, and the $V_S$ voltage is pulled down to ground. It discharges when the high-side IGBT or diode are on.

**Example 1: Selection of the initial charging time**

An example of the calculation of the minimum value of the initial charging time is given with reference to equation (6).

Conditions:

- $C_{BS} = 4.7 \, \mu F$, $R_{BS} = 40 \, \Omega$, Duty ratio ($\delta$) = 0.5, $D_{BS}$ = internal bootstrap diode, $V_{DD} = 15 \, V$, $V_{FD} = 0.9 \, V$
- $V_{BS \, \text{min}} = 13.5 \, V$, $V_{LS} = 0.1 \, V$

$$t_{\text{charge}} \geq 4.7 \mu F \times 40 \Omega \times \frac{1}{0.5} \times \ln\left(\frac{15V}{15V-13.5V-0.9V-0.1V}\right) \approx 1.1 \text{ms}$$

In order to ensure safety, it is recommended that the charging time must be at least three times longer than the calculated value.

**Example 2: The minimum value of the bootstrap capacitor**

Conditions:

- $\Delta V = 0.1 \, V$, $I_{\text{leak}} = 1 \, mA$

Figure 20 shows the curve corresponding to equation (7) for a continuous sinusoidal modulation, if the voltage ripple $\Delta V_{BS}$ is 0.1 V. The recommended bootstrap capacitance for a continuous sinusoidal modulation method is therefore in the range of up to 4.7 $\mu F$ for most switching frequencies. In other PWM method case like a discontinuous sinusoidal modulation, the $t_{\text{charge}}$ must be set the longest period of the low-side IGBT off.

Note that this result is only an example. It is recommended that the system design considers the actual control pattern and lifetime of the used components.
7 Single-phase boost PFC

7.1 Basic introduction

The PFC section of the CIPOS™ Mini PFC-integrated IPM consists of IGBT and Diode. 650 V TRENCHSTOP™ IGBT or TRENCHSTOP™ 5 IGBT and 650 V rapid switching emitter-controlled diode are selected in order to deliver lower switching loss and better ruggedness for PFC application. IFCMxxS60GD utilizes TRENCHSTOP™ IGBT which is optimized for medium speed switching frequency (up to 40 kHz) and IFCMxxP60GD utilizes TRENCHSTOP™ 5 IGBT which is optimized for high speed switching frequency (up to 60 kHz).

On the other hand, the PFC section of this IPM doesn't include the gate drive IC part. So, we need more consideration for driving the PFC IGBT than for the 3-phase inverter section.

7.2 General application example

Figure 21 shows general application example for PFC section on the CIPOS™ Mini PFC-integrated IPM.

7.2.1 Gate drive IC

In order to drive the PFC IGBT, we strongly recommend using a gate driver IC such as IRS44273L which is a single low-side driver IC. Features of IRS44273L are as below,

Features

- CMOS Schmitt-triggered input
- Undervoltage lockout
- 3.3 V logic compatible
- 1.5 A sinking / sourcing current (typical)
- 50 nsec turn-on/off propagation delay (typical)
7.2.2 Gate resistor selection

For the gate resistance and capacitance for PFC IGBT, we suggest $R_G = 10$ Ohm, $C_{GE} = 4.7$ nF as Table 20 in order to have stable operation. However, it can be changed depending on user’s conditions.

Table 20 Switching characteristics at recommended gate drive parameters ($V_{DC} = 400$ V, $V_{GE} = 15$ V, $I_c = 15$ A, $T_J = 25^\circ$C)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>IFCM15P60zD</td>
<td>10</td>
<td>4.7</td>
<td>368</td>
<td>8.1</td>
<td>368</td>
<td>99</td>
<td>17.9</td>
<td>664</td>
</tr>
<tr>
<td>IFCM15S60zD</td>
<td>10</td>
<td>4.7</td>
<td>570</td>
<td>5.7</td>
<td>249</td>
<td>212</td>
<td>8.9</td>
<td>525</td>
</tr>
</tbody>
</table>

7.2.3 Anti-parallel diode between collector and emitter

During startup, shutdown and under fault conditions power circuits often pass through operating modes that are not readily apparent from normal operation analysis. An example is the standard boost PFC circuit. A PFC circuit may be designed to operate its boost inductor in the continuous current mode (CCM) during normal load operation. However, under light load, the boost inductor may go into discontinuous current mode (DCM) conduction. Discontinuous operation may also occur near the AC mains zero voltage crossing even under full load conditions. Operation in DCM may require the PFC switching device to conduct in the reverse direction. If no alternate current path is provided for this switch current reversal, the IGBT may be reverse avalanche. In most cases low energy reverse avalanche is not harmful to IGBTs but it will cause additional heating. However, under specific circumstances gradual degradation and failure is possible. If the energy associated with this current reversal is minimal the failure mode may not be immediate but appear as gradual device degradation and random device failures. For detailed information, please refer to [7].

Figure 22 explains circuit operation about negative voltage generation at IGBT during DCM mode operation at low AC input conditions. When IGBT status was changed from turn-on (#1) to turn-off (#2), diode reverse recovery current flow via circuit path (#3) when inductor current was became zero. At this time, IGBT voltage goes down negative value (#4).

![Figure 22](image-url)
Single-phase boost PFC

So, in order to prevent random failure problem by reverse avalanched, anti-parallel diode should be added between collector and emitter to bypass reverse current. For anti-parallel diode, voltage rating is same with boost IGBT rating and current rating is 1~2 [A]. We recommend 800 V, 2 A rating fast recovery diode. Figure 23 shows effect of anti-parallel diode.

Figure 23  Correction of negative voltage at IGBT by using anti-parallel diode
8 Thermal system design

8.1 Introduction

The thermal design of a system is a key issue of CIPOS™ Mini PFC-integrated IPM in electronic systems such as drives. In order to avoid overheating and/or to increase reliability, two design criteria are of importance:

- Low power losses
- Low thermal resistance from junction to ambient

The first criterion is already fulfilled when choosing CIPOS™ Mini family as intelligent power module for the application. To get the most out of the system a proper heat sink choice is necessary. A good thermal design either allows to maximize the power or to increase the reliability of the system (by reducing the maximum temperature). This application note will give a short introduction to power losses and heat sinks, helping to understand the mode of operation and to find the right heat sink for a specific application.

For the thermal design, one needs:

- The maximum power losses $P_{sw,i}$ of each power switch
- The maximum junction temperature $T_{J,max}$ of the power semiconductors
- The junction to ambient thermal resistance impedance $Z_{th,J-A}$. For stationary considerations the static thermal resistance $R_{th,J-A}$ is sufficient. This thermal resistance comprises the junction to case thermal resistance $R_{th,J-C}$ as provided in datasheets, the case to heat sink thermal resistance $R_{th,C-HS}$ accounting for the heat flow through the thermal interface material between heat sink and the power module and the heat sink to ambient thermal resistance $R_{th,HS-A}$. Each thermal resistance can be extended to its corresponding thermal impedance by adding the thermal capacitances.
- The maximum allowable ambient temperature $T_{A,max}$

Furthermore all heat flow paths need to be identified. Figure 24 presents a typical simplified equivalent circuit for the thermal network of CIPOS™ Mini PFC-integrated IPM. This circuit is simplified as it omits thermal capacitances and typically negligible heat paths such as the heat transfer from the module surface directly to the ambient via convection and radiation.

**Figure 24** Simplified thermal equivalent circuit
Thermal system design

## 8.2 Power loss (inverter section)

The power losses of inverter section in the CIPOS™ Mini PFC-integrated IPM are composed of conduction and switching losses in the IGBTs and diodes. The loss during the turn-off steady state can be ignored because it is very small amount and has little effect on increasing the temperature in the device. The conduction loss depends on the dc electrical characteristics of the device i.e. saturation voltage. Therefore, it is a function of the conduction current and the device’s junction temperature. On the other hand the switching loss is determined by the dynamic characteristics like turn-on/off time and over-voltage/current. Hence, in order to obtain the accurate switching loss, the DC-link voltage of the system, the applied switching frequency and the power circuit layout in addition to the current and temperature should be considered.

In this chapter, based on a PWM-inverter system for motor control applications, detailed equations are shown to calculate both losses of the CIPOS™ Mini for a 3-phase continuous sinusoidal PWM. For other cases like 3-phase discontinuous PWMs, please refer to [8].

### 8.2.1 Conduction losses

The typical characteristics of forward drop voltage are approximated by the following linear equation for the IGBT and the diode, respectively.

\[
V_{\text{IGBT}} = V_i + R_I \cdot i \\
V_{\text{DIODE}} = V_D + R_D \cdot i
\]

- \(V_i\) = Threshold voltage of IGBT
- \(V_D\) = Threshold voltage of Diode
- \(R_I\) = on-state slope resistance of IGBT
- \(R_D\) = on-state slope resistance of Diode

Assuming that the switching frequency is high, the output current of the PWM-inverter can be assumed to be sinusoidal. That is,

\[
i = I_{\text{peak}} \cos(\theta - \varphi)
\]

Where, \(\varphi\) is the phase-angle difference between output voltage and current. Using equations (8) and (9), the conduction loss of one IGBT and its monolithic body diode can be obtained as follows.

\[
P_{\text{con.I}} = \frac{1}{2\pi} \int_0^\pi \xi(V_{\text{IGBT}} \times i) \, d\theta = \frac{I_{\text{peak}}}{2\pi} V_i + \frac{I_{\text{peak}}}{8} V_i M \cos \varphi + \frac{I_{\text{peak}}^2}{8} R_i + \frac{I_{\text{peak}}^2}{3\pi} R_i M \cos \varphi
\]

\[
P_{\text{con.D}} = \frac{1}{2\pi} \int_0^\pi (1 - \xi)(V_{\text{DIODE}} \times i) \, d\theta = \frac{I_{\text{peak}}}{2\pi} V_D - \frac{I_{\text{peak}}}{8} V_D M \cos \varphi + \frac{I_{\text{peak}}^2}{8} R_D - \frac{I_{\text{peak}}^2}{3\pi} R_D M \cos \varphi
\]

\[
P_{\text{con}} = P_{\text{con.I}} + P_{\text{con.D}}\]

Where \(\xi\) is the duty cycle in the given PWM method.

\[
\xi = \frac{1 + M \cos \theta}{2}
\]

Where, \(M\) is the PWM modulation index (MI, defined as the peak phase voltage divided by the half of dc link voltage).

It should be noted that the total inverter conduction losses are six times of the \(P_{\text{con}}\).
## 8.2.2 Switching losses

Different devices have different switching characteristics and they also vary according to the handled voltage/current and the operating temperature/frequency. However, the turn-on/off loss energy (Joule) can be experimentally measured indirectly by multiplying the current and voltage and integrating over time, under a given circumstance. Therefore the linear dependency of the switching energy loss on the switched-current is expressed during one switching period as follows.

Switching energy loss = \( (E_i + E_D) \times i [J] \)  

\[ E_i = E_{i,ON} + E_{i,OFF} \]  \( (14) \)  

\[ E_D = E_{D,ON} + E_{D,OFF} \]  \( (15) \)  

Where, \( E_i \) is the switching loss energy of the IGBT and \( E_D \) is for the diode. \( E_i \) and \( E_D \) can be considered a constant approximately.

As mentioned in the equation (9), the output current can be considered a sinusoidal waveform and the switching loss occurs every PWM period for the continuous PWM schemes. Therefore, depending on the switching frequency \( f_{sw} \), the switching loss of one device is the following equation (17).

\[
P_{sw} = \frac{1}{2\pi} \int_0^{\pi} ((E_i + E_D) i f_{sw} d\phi = \frac{(E_i + E_D)f_{sw}I_{peak}}{\pi} \]  \( (17) \)

Where, \( E_i \) is a unique constant of IGBT related to the switching energy and different IGBT have different \( E_i \) value. \( E_D \) is the constant for the diode. Those should be derived by experimental measurement. From the equation (17), it should be noted that the switching losses are a linear function of current and directly proportional to the switching frequency.

## 8.3 Power loss (PFC section)

PFC shapes the input current of the power supply to be synchronized with the mains voltage, in order to maximize the real power drawn from the mains. In a perfect PFC circuit, the input current follows the input voltage as a pure resistor, without any input current harmonics. In order to proper design, we need to consider several factors. However, in this chapter, we introduce the equation for power losses estimation of IGBT and diode. For other design information like bridge rectifier, gate drive circuit, boost inductor, AC line current filter, and etc, please refer to [9]

### 8.3.1 Conduction losses

Following is the theory for the simplified power loss calculation.

For simplicity input waveforms are full periodic sinusoidal signals:

\[ V_{in}(t) = V_{in,peak} \times \sin(\omega \times t) \]

The first half wave (T/2) current for the controlled and uncontrolled switch:

\[ I_{in}(t) = I_{in} \times \sin(\omega \times t) \]

\[ I_{IGBT}(t) = PWM(t) \times I_{in}(t) \]

\[ I_{Diode}(t) = (1 - PWM(t)) \times I_{in}(t) \]

Input voltage peak to output voltage ratio is taken as variable \( 0 \leq \frac{V_{in,peak}}{V_{out}} \leq 1 \).

The typical characteristics of forward drop voltage are approximated by the following linear equation for the IGBT and the diode, respectively.
Thermal system design

\[ V_{\text{IGBT}} = V_i + R_i \cdot i \]
\[ V_{\text{DIODE}} = V_D + R_D \cdot i \]

- \( V_i \) = Threshold voltage of IGBT
- \( V_D \) = Threshold voltage of diode
- \( R_i \) = on-state slope resistance of IGBT
- \( R_D \) = on-state slope resistance of diode

The average conduction loss of the IGBT for the first half wave is:

\[ P_{\text{cond,IGBT}} = \frac{2}{T} \int_0^T V_{\text{IGBT}}(i_C(t)) \cdot i_C(t) \, dt \]

Therefore it is possible to describe the \( V_{\text{IGBT}} \) characteristics with two parameters \((V_i, R_i)\) and use them for the calculation of conduction losses.

\[ P_{\text{cond,IGBT}} = \frac{2}{T} \int_0^T (V_i + PWM(t) \cdot i_{in}(t) + R_i) \cdot PWM(t) \cdot i_{in}(t) \, dt \]

Using:

\[ PWM^2(t) = PWM(t) \]

and using \( D \) as average model IGBT duty cycle:

\[ D(t_i) = \frac{1}{T_{SW}} \int_{t_i}^{t_i+T_{SW}} PWM(t) \, dt \]

\[ P_{\text{cond,IGBT}} = \frac{2}{T} \cdot (V_i \cdot \int_0^T PWM(t) \cdot i_{in}(t) \, dt + R_i \cdot \int_0^T PWM(t) \cdot i_{in}^2(t) \, dt) \]

For continuous conduction mode operation:

\[ D(t) = 1 - \frac{V_{\text{in,peak}}}{V_{\text{out}}} \cdot \sin(\omega \cdot t) \]

Therefore, the result:

\[ P_{\text{cond,IGBT}} = \frac{2}{T} \cdot (V_i \cdot i_{in} \cdot \sqrt{2} \cdot \int_0^T \sin(\omega \cdot t) \, dt) - \frac{V_{\text{in,peak}}}{V_{\text{out}}} \cdot \sin^2(\omega \cdot t) \, dt + R_i \cdot i_{in}^2 \cdot \int_0^T \sin^2(\omega \cdot t) \, dt - \frac{V_{\text{in,peak}}}{V_{\text{out}}} \cdot \sin^3(\omega \cdot t) \, dt \]

\[ P_{\text{cond,IGBT}} = V_i \cdot i_{in} \cdot \left( \frac{2 \cdot \sqrt{2}}{\pi} - \frac{V_{\text{in,peak}}}{V_{\text{out}}} \cdot \frac{1}{\sqrt{2}} \right) + R_i \cdot i_{in}^2 \cdot \left( 1 - \frac{V_{\text{in,peak}}}{V_{\text{out}}} \cdot \frac{8}{3 \cdot \pi} \right) \]

The same way for the boost diode:

\[ P_{\text{cond,diode}} = \frac{V_{\text{in,peak}}}{V_{\text{out}}} \cdot (V_D \cdot i_{in} \cdot \frac{1}{\sqrt{2}} + R_D \cdot i_{in}^2 \cdot \frac{8}{3 \cdot \pi}) \]
8.3.2 Switching losses

The influence of the diode for the switch on losses of the IGBT makes it necessary to characterize the IGBT and diode pair together.

\[ P_{\text{swi,IGBT}} = F_{\text{SW}} \cdot \frac{2}{T} \cdot \int_{0}^{T} E_{\text{off}}(I_{\text{IGBT}}(t)) + E_{\text{on}}(I_{\text{IGBT}}(t)) \, dt \]

Assuming linear switching characteristics, it is possible to describe the switching characteristics with 4 parameters \((E_{\text{off},0}, E_{\text{off},n}, E_{\text{on},0}, E_{\text{on},n})\) and use them for calculation of the switching losses:

\[
E_{\text{off}}(I_{\text{IGBT}}) = E_{\text{off},0} + \frac{E_{\text{off},n} - E_{\text{off},0}}{I_n} \cdot I_{\text{IGBT}} \\
E_{\text{on}}(I_{\text{IGBT}}) = E_{\text{on},0} + \frac{E_{\text{on},n} - E_{\text{on},0}}{I_n} \cdot I_{\text{IGBT}}
\]

With \(I_n\) and \(V_n\) are the nominal current and output voltage where switching losses were measured and \(F_{\text{SW}}\) is a constant switching frequency:

\[
P_{\text{swi,IGBT}} = \frac{V_{\text{out}}}{V_n} \cdot F_{\text{SW}} \cdot \frac{2}{T} \cdot \int_{0}^{T} E_{\text{off},0} + E_{\text{on},0} + \frac{(E_{\text{off},n} - E_{\text{off},0} + E_{\text{on},n} - E_{\text{on},0})}{I_n} \cdot I_{\text{IGBT}}(t) \, dt
\]

The switching losses are calculated to:

\[
P_{\text{swi,IGBT}} = \frac{V_{\text{out}}}{V_n} \cdot F_{\text{SW}} \cdot (E_{\text{off},0} + E_{\text{on},0} + \frac{I_n}{I_n} \cdot \frac{\sqrt{2}}{2} \cdot \frac{2}{\pi} \cdot (E_{\text{off},n} - E_{\text{off},0} + E_{\text{on},n} - E_{\text{on},0}))
\]

For the Diode:

\[
P_{\text{swi,diode}} = \frac{V_{\text{out}}}{V_n} \cdot F_{\text{SW}} \cdot (E_{\text{rec},0} + \frac{I_n}{I_n} \cdot \frac{\sqrt{2}}{2} \cdot \frac{2}{\pi} \cdot (E_{\text{rec},n} - E_{\text{rec},0}))
\]

8.4 Thermal impedance

In practical operation, the power loss \(P_D\) is cyclic and therefore the transient impedance needs to be considered. The thermal impedance is typically represented by a RC equivalent circuit as shown in Figure 25. For pulsed power loss, the thermal capacitance effect delays the rise in junction temperature, and thus permits a heavier loading of the CIPOS™ Mini. Figure 26 and Figure 27 shows thermal impedance of IGBT and co-pack diode from junction to case curves of IFCM15P60GD. The thermal resistance goes into saturation in about 10 seconds.

---

**Figure 25** Thermal impedance RC equivalent circuit
Temperature rise considerations and calculation examples

The simulator CIPOSIM allows calculating power losses and temperature profiles for a constant case temperature. The result of loss calculation using the typical characteristics is shown in Figure 28 as “Effective current versus carrier frequency characteristics” (for $V_{PN} = 400$ V, $V_{DD} = 15$ V, $V_{CE(sat)} = $ typical, Switching losses = typical, $T_I = 150^\circ$C, $T_C = 100^\circ$C, $R_{th(j-c)} = $ max, $MI = 0.8$, $PF = 0.8$, 3-phase continuous PWM modulation, 60 Hz sine waveform output).
CIPOS™ Mini PFC-integrated IPM technical description

Thermal system design

**Figure 28** Effective current – carrier frequency characteristics of IFCM15P60GD [10]

CIPOSIM provides the power loss simulation of PFC section as well. Figure 29 shows “Maximum current (power) versus carrier frequency characteristics” (for $V_{AC} = 220 \text{ V}/60 \text{ Hz}$, $V_{PN} = 400 \text{ V}$, $V_{DD} = 15 \text{ V}$, $R_g = 10 \Omega$, $C_{ge} = 4.7 \text{ nF}$, $V_{CE(sat)} = $ typical, Switching losses = typical, $T_j = 150^\circ \text{ C}$, $T_c = 100^\circ \text{ C}$, $R_{th(j-c)} = $ max., CCM mode PFC, $PF = 1.0$). *CIPOSIM can be updated without any notice for improvement.*

**Figure 29** Effective power – carrier frequency characteristics of IFCM15P60GD [10]
Figure 28 and Figure 29 shows an example of an IPM operated under the condition of $T_c = 100^\circ$C. It indicates the effective current which can be output when the junction temperature $T_J$ rises to the maximum junction temperature of $150^\circ$C (up to which the CIPOS™ Mini operates safely). The CIPOSIM can be updated without any notice for improvement.

## 8.6 Heat sink selection guide

### 8.6.1 Required heat sink performance

If the power losses $P_{sw,i}$, $R_{th,J-C}$ and the maximum ambient temperature are known, the required thermal resistance of the heat sink and the thermal interface material can be calculated according to Figure 25 from,

$$T_{J,max} = T_{A,max} + \sum_i P_{sw,i} \cdot R_{th,HSA} + \sum_i P_{sw,i} \cdot R_{th,HSC} + \text{Max}(P_{sw,i} \cdot R_{th,JCA})$$  \hspace{1cm} (18)

For three phase bridges one can simply assume that all power switches dissipate the same power and they all have the same $R_{th,J-C}$. This leads to the required thermal resistance from case to ambient.

$$R_{th,C-A} = R_{th,HSA} + R_{th,HSC} = \frac{T_{J,max} - P_{sw} \cdot R_{th,JCA} - T_{A,max}}{\sum P_{sw}}$$  \hspace{1cm} (19)

For example, the power switches of a washing machine drive dissipate 3.5W maximum each, the maximum ambient temperature is 50°C, the maximum junction temperature is 150°C and $R_{th,J-C}$ is 3K/W. It results in,

$$R_{th,C-A} \leq \frac{150^\circ C - 3.5W \cdot 3 \frac{K}{W} - 50^\circ C}{6 \cdot 3.5W} = 4.3 \frac{K}{W}$$

If the heat sink temperature shall be limited to $100^\circ$C, an even lower thermal resistance is required:

$$R_{th,C-A} \leq \frac{100^\circ C - 50^\circ C}{6 \cdot 3.5W} = 2.4 \frac{K}{W}$$

Smaller heat sinks with higher thermal resistances may be acceptable if the maximum power is only required for a short time (times below the time constant of the thermal resistance and the thermal capacitance). However, this requires a detailed analysis of the transient power and temperature profiles. The larger the heat sink the larger it’s thermal capacitance the longer does it take to heat up the heat sink.

### 8.6.2 Heat sink characteristics

Heat sinks are characterized by three parameters:

- Heat transfer from the power source to heat sink
- Heat transfer within the heat sink (to all the surfaces of the heat sink)
- Heat transfer from heat sink surfaces to ambient

#### 8.6.2.1 Heat transfer from heat source to heat sink

There are two factors which need to be considered in order to provide a good thermal contact between power source and heat sink:

- **Flatness of the contact area**
  - Due to the unevenness of surfaces, a thermal interface material needs to be applied between heat source and heat sink. However, such materials have a rather low thermal conductivity (<10 K/W).
Hence these materials should be as thin as possible. On the other hand, they need to fill out the space between heat source and heat sink. Therefore, the unevenness of the heat sink should be as low as possible. In addition, the particle size of the interface material must fit to the roughness of the module and the heat sink surfaces. Too large particle will unnecessarily increase the thickness of the interface layer and hence will increase the thermal resistance. Too small particles will not provide a good contact between the two surfaces and will lead to a higher thermal resistance as well.

- **Mounting pressure**
  - The higher the mounting pressure the better the interface material disperses and excessive interface material squeezes out resulting in a thinner interface layer with a lower thermal resistance.

### 8.6.2.2 Heat transfer within the heat sink

The heat transfer within the heat sink is mainly determined by:

- **Heat sink material**
  - The material needs to be a good thermal conductor. Most heat sinks are made of aluminum ($\lambda \approx 200 \text{ W/(m*K)}$). Copper is heavier and more expensive but also nearly twice as efficient ($\lambda \approx 400 \text{ W/(m*K)}$).

- **Fin thickness**
  - If the fins are too thin, the thermal resistance from heat source to fin is too high and the efficiency of the fin decreases. Hence it does not make sense to make the fins as thin as possible in order to have more fins and therefore to increase the surface area.

### 8.6.2.3 Heat transfer from heat sink surface to ambient

The heat transfers to the ambient mainly by convection. The corresponding thermal resistance is defined as

$$R_{\text{th,conv}} = \frac{1}{\alpha \cdot A}$$

(20)

Where $\alpha$ is the heat transfer coefficient and $A$ is the surface area.

Hence there are two important parameters:

- **Surface area**: Heat sinks require a huge surface area in order to easily transfer the heat to the ambient. However, as the heat source is assumed to be concentrated at a point and not uniformly distributed, the total thermal resistance of a heat sink does not change linearly with length. Also, increasing the surface area by increasing the number of fins does not necessarily reduce the thermal resistance as discussed in section 8.6.2.2.

- **Heat transfer coefficient (aerodynamics)**: This coefficient is strongly depending on the air flow velocity as shown in Figure 30. If there is no externally induced flow one speaks of natural convection, otherwise it's forced convection. Heat sinks with very small fin spacing do not allow a good air flow. If a fan is used, the fin gap may be lower than for natural convection as the fan forces the air through the space between the fins.
Furthermore, in case of natural convection the heat sink efficiency depends on the temperature difference of heat sink and ambient (i.e. on the dissipated power). Some manufacturers, like Aavid thermalloy, provide a correction table which allows calculating the thermal resistance depending on the temperature difference. Figure 31 shows the heat sink efficiency degradation for natural convection as provided in [11]. Please note that the thermal resistance is 25% higher at 30 W than at 75 W.

The positioning of the heat sink plays also an important role for the aerodynamics. In case of natural convection the best mounting attitude is with vertical fins as the heated air tends to move upwards due to buoyancy. Furthermore, one should make sure that there are no significant obstructions impeding the air flow.

Radiation occurs as well, supporting the heat transfer from heat sink to ambient. In order to the increase radiated heat one can use anodized heat sinks with a black surface. However, this decreases the thermal resistance of the heat sink only by a few percent in case of natural convection. Radiated heat is negligible in case of forced convection. Hence blank heat sinks can be used if there isn’t a fan used with the heat sink.

The discussions in this section clearly show that there cannot be a single thermal resistance value assigned to a certain heat sink.
8.6.3 Selecting a heat sink

Unfortunately there are no straightforward recipes for selecting heat sinks. Finding a sufficient heat sink will include an iterative process of choosing and testing heat sinks. In order to get a first rough estimation of the required volume of the heat sink, one can start with estimated volumetric thermal resistances as given in Table 21 (Taken from [12]). This table gives only a first clue as the actual resistance may vary depending on many parameters like actual dimensions, type and orientation etc.

Table 21 Volumetric thermal resistance

<table>
<thead>
<tr>
<th>Flow conditions [m/s]</th>
<th>Volumetric Resistance [cm³ °C/W]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Natural convection</td>
<td>500 ~ 800</td>
</tr>
<tr>
<td>1.0</td>
<td>150 ~ 250</td>
</tr>
<tr>
<td>2.5</td>
<td>80 ~ 150</td>
</tr>
<tr>
<td>5.0</td>
<td>50 ~ 80</td>
</tr>
</tbody>
</table>

One can roughly assume that the volume of a heat sink needs to be quadrupled in order to half it's thermal resistance. This gives a hint whether natural convection is sufficient for the available space or forced convection is required.

In order to get an optimized heat sink for a given application, one needs to contact heat sink manufacturers or consultants. Further hints and references can be found in [12].

When contacting heat sink manufacturers in order to find a suitable heat sink, please take care under which conditions the given thermal resistance values are valid. They might be given either for a point source or for a heat source which is evenly distributed over the entire base area of the heat sink. Also take care that the fin spacing is optimized for the corresponding airflow conditions.
9 Heat sink mounting and handling guidelines

9.1 Heat sink mounting

9.1.1 General guidelines

An adequate heat sinking capability of the CIPOS™ Mini is only achievable if it is suitably mounted. This is the fundamental requirement in order to meet the electrical and thermal performance of the module. The following general points should be observed when mounting CIPOS™ Mini on a heat sink. Verify the following points related to the heat sink:

a) There must be no burrs on aluminum or copper heat sinks.

b) Screw holes must be countersunk.

c) There must be no unevenness or scratches in the heat sink.

d) The surface of the module must be completely in contact with the heat sink.

e) There must be no oxidation nor stain or burrs on the heat sink surface.

To improve the thermal conductivity, apply silicone grease to the contact surface between the CIPOS™ Mini and heat sink. Spread a homogenous layer of silicone grease with a thickness of 100µm over the CIPOS™ Mini substrate surface. Non-planar surfaces of the heat sink may require a thicker layer of thermal grease. Please refer here to the specifications of the heat sink manufacturer. It is important to note here, that the heat sink covers the complete backside of the module. There may be different functional behavior, if there is a portion of the backside of the module, which is not in contact with the heat sink.

To prevent a loss of heat dissipation effect due to warping of the substrate, tighten down the mounting screws gradually and sequentially while maintaining a left/right balance in pressure applied.

It must be assured by design of the application PCB, that the plane of the back side of the module and the plane of the heat sink are parallel in order to achieve minimal tensions of the package and an optimal contact of the module with the heat sink. Please refer to the mechanical specifications of the module given in the datasheets.

It is basics of good engineering to verify the function and thermal conditions by means of detailed measurements. It is best to use a final application inverter system, which is assembled with the final production process. This helps to achieve high quality applications.

9.1.1.1 Recommended tightening torque

As shown in Table 22, the tightening torque of M3 screws is specified for minimum MS = 0.49 [N·m] and maximum MS = 0.78 [N·m]. The screw holes must be centered to the screw openings of the mold compound, so that the screws do not contact the mold compound. If an insulating sheet is used, use a sheet larger than the CIPOS™ Mini, and it should be aligned accurately when attached. It is important to ensure, that no air is enclosed by the insulating sheet. Generally speaking, insulating sheets are used in the following cases:

- When the ability of withstanding primary and secondary voltages is required, to achieve required safety standard against a hazardous situation.
- When the CIPOS™ Mini must be insulated from the heat sink.
- When measuring the module, to reduce radiated noise or eliminate other signal related problems.
Table 22  Mechanical characteristics and ratings

<table>
<thead>
<tr>
<th>Item</th>
<th>Condition</th>
<th>Package type</th>
<th>Limits</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Mounting torque</td>
<td>Mounting screw : M3</td>
<td>DCB</td>
<td>0.49</td>
<td>-</td>
</tr>
<tr>
<td>Device flatness</td>
<td>(Note Figure 32)</td>
<td></td>
<td>-50</td>
<td>-</td>
</tr>
<tr>
<td>Heat sink flatness</td>
<td>(Note Figure 33)</td>
<td></td>
<td>-50</td>
<td>-</td>
</tr>
<tr>
<td>Weight</td>
<td>DCB</td>
<td></td>
<td>-</td>
<td>6.83</td>
</tr>
</tbody>
</table>

Figure 32  Device flatness measurement position

Figure 33  Heat sink flatness measurement position
9.1.1.2 Screw tightening to heat sink

The tightening of the screws is the main process of attaching the module to the heat sink. It is assumed that an interface pad is attached to the heat sink surface, which extends to the edge of the module and is located for the fixing holes. It is recommended that M3 fixing screws are used in conjunction with a spring washer and a plain washer. The spring washer must be assembled between the plain washer and the screw head. The screw torque must be monitored by the fixing tool.

Tightening Process:

- Align module with the fixing holes.
- Insert screw A with washers to touch only position (pre-screwing).
- Insert screw B with washers (pre-screwing).
- Tighten screw A to final torque.
- Tighten screw B to final torque.

*Note: The pre-screwing torque is set to 20~30% of maximum torque rating.*

![Recommended screw tightening order: Pre-screwing A → B, final screwing A → B](image)
9.1.1.3 Mounting screw

When we attach module to heat sink, we recommend M3 SEMS screw (JIS B1256/JIS B1188) as Table 23.

<table>
<thead>
<tr>
<th>Size</th>
<th>Thread pitch</th>
<th>A (Head diameter)</th>
<th>H (Head height)</th>
<th>D (Outer diameter)</th>
<th>W (Thickness)</th>
<th>D1 (Outside diameter)</th>
<th>B x T</th>
</tr>
</thead>
<tbody>
<tr>
<td>M3</td>
<td>0.5</td>
<td>5.2</td>
<td>2.0</td>
<td>7.8</td>
<td>0.58</td>
<td>5</td>
<td>1.1 x 0.7</td>
</tr>
</tbody>
</table>

9.1.2 Recommended heat sink shape and system mechanical structure

A shock or vibration through PCB or heat sink might cause the crack of the package mounted on the heat sink. To avoid a broken or cracked package and to endure shock or vibration through PCB or heat sink, a heat sink shape is recommended as shown in Figure 35. The heat sink needs to be fixed to the PCB with screws or eyelets. In mass production stage, the process sequence for system assembly in terms of device soldering on PCB, heat sink mounting and casing etc., should be taken into account to avoid mechanical stress on the device pins, package mold compound, heat sink and system enclosure etc.

Figure 35 Recommended heat sink shape
9.2 Handling guide line

When installing a module to a heat sink, excessive uneven tightening force might apply stress to inside chips, which will lead to a broken or degradation of the device. An example of recommended fastening order is shown in Figure 34.

- Do not over torque when mounting the screws. Excessive mounting torque may cause damage to module hole as well as damage to the screw and heat sink.
- Avoid one-side tightening stress. Uneven mounting can cause the module hole to be damaged.

To get effective heat dissipation, it is necessary to enlarge the contact area as much as possible, which minimizes the contact thermal resistance.

Properly apply thermal conductive grease over the contact surface between the module and the heat sink, which is also useful for preventing the contact surface from corrosion. Furthermore, the grease should be of stable quality and long term endurance within wide operating temperature range. Use a torque wrench to tighten to the specified torque rating. Exceeding the maximum torque limitation might cause a module to be damaged or degraded. Pay attention not to have any dirt remaining on the contact surface between the module and the heat sink. All equipment, which is used to handle or mount CIPOS™ Mini must comply with the relevant ESD standards. This includes e.g. transportation, storage and assembly. The module itself is an ESD sensitive device. It may therefore be damaged in case of ESD shocks.

Don’t shake and handle by grabbing only the heat sink, and especially don’t stress the PCB by grabbing only the heat sink. That might cause package cracking or a broken package.

9.3 Storage guideline

9.3.1 Recommended storage conditions

Temperature: 5 ~ 35°C
Relative humidity: 45 ~ 75%

- Avoid leaving the CIPOS™ Mini family exposed to moisture or direct sunlight. Especially, be careful during periods of rain or snow.
- Use storage areas where there is minimal temperature fluctuation.

Rapid temperature changes can cause moisture condensation on the stored CIPOS™ Mini, resulting in lead oxidation or corrosion as a result, and leading to degraded solderability.

- Do not allow the CIPOS™ Mini family to be exposed to corrosive gasses or dusty conditions.
- Do not allow excessive external forces or loads to be applied to the CIPOS™ Mini family while they are in storage.
10 References

Revision History

Major changes since the last revision

<table>
<thead>
<tr>
<th>Page or Reference</th>
<th>Description of change</th>
</tr>
</thead>
<tbody>
<tr>
<td>V 1.0</td>
<td>Initial release</td>
</tr>
<tr>
<td>V 1.1</td>
<td>Removed products which are without NTC thermistor, corrected unit in Figure 15 (65ms → 65μs), added equation (3),(4) in section 5.2.3</td>
</tr>
<tr>
<td>V 1.2</td>
<td>Corrected unit in Figure 15 &quot;5ms → 5us&quot;</td>
</tr>
<tr>
<td>V 1.3</td>
<td>Updated Table 23</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE
The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer’s technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com/IPM).

Please note that this product is not qualified according to the AEC Q100 or AEC Q101 documents of the Automotive Electronics Council.

WARNINGS
Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.