# CPU Central Processing Unit

AURIX<sup>™</sup> TC3xx Microcontroller Training V1.0 2020-06



Please read the Important Notice and Warnings at the end of this document

## CPU Central Processing Unit





| Key Features                         | Customer Benefits                                                                                            |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Temporal protection system           | > Time bounded real time operation                                                                           |
| Flexible memory protection           | <ul> <li>Multiple protection ranges over the<br/>memory</li> </ul>                                           |
| Wide range of supported instructions | <ul> <li>Code optimization (e.g. reduced code<br/>size by using 16-bit &amp; 32-bit instructions)</li> </ul> |

## CPU Temporal protection system



A very common problem of real time systems is given by the tasks with a defined runtime. Overrunning this can lead to overall program failures. Each core has a temporal protection system (TPS) formed out of three 32-bit decrementing counters clocked by the primary clock.

The operating system (OS) loads the expected runtime at task's start and a trap is generated when the counter reaches 0. Generating a trap, and not an interrupt, protects the system in case the task is allowed to disable interrupts for periods of time. Based on the counters' values (together with the time-out flags), it is ensured that the real time application is time bounded.





## CPU Flexible memory protection

For each task of the real time system, memory resouces are defined. If these resources are outrun, failures appear in the application.

The memory protection stops a program overrunning its assigned region of memory and it is based on access permissions defined by address ranges.

Data access permissions are defined by any combination of write enable and read enable. Fetch access permision is based on access enable rights.

Fast permission switching is based on 6 protection sets with up to 18 defined data ranges and up to 10 defined code ranges.

The range to set asignment is flexible, which enables setting the right memory protection for the application at hand.



### CPU Wide range of supported instructions



This very rich instruction set covers 16-bit and 32bit format instructions, which can be freely mixed in the instruction stream, reducing code size and optimizing the application. The instruction set supports a number of data types including bytes, signed and unsigned integers, single precision floating-point and 16- and 32-bit signed fractions.

### TriCore<sup>™</sup> TC1.6.2P Instruction Set

| General Purpose<br>Instr.                   | Arithmetic, Logic Address<br>Arithmetic & Comparison,<br>Load/Store, Context Switch |
|---------------------------------------------|-------------------------------------------------------------------------------------|
| Advanced<br>Control Instr.                  | Bit-field, Bit-logical, Min/Max<br>Comparison, Branch                               |
| Coprocessor<br>Instr.                       | Floating Point                                                                      |
| 16-bit Subset                               | Load/Store, Arithmetic, Branch                                                      |
| Digital Signal<br>Processor (DSP)<br>Instr. | MAC, Saturated Math, DSP<br>Addressing Modes                                        |



### CPU System Integration



The AURIX<sup>™</sup> TC3xx 32-bit microcontroller family contains a wide range of safety oriented devices varying from single-core to hexa-core versions.

One of the most important features of the family is the "lockstep" capability. A core operating in Lockstep mode consists of a master and checker core. The checker core executes the same instructions as the master core, but it is two clock cycles out of phase. In case the outcome of a checker core is different from the master, an alarm is generated.

The cores 0 to 3 are connected to SRI Cross Bar Interconnect 0 (SRI0), while cores 4 and 5 are connected to SRI Cross Bar Interconnect 1 (SRI1). The two cross bars are connected via a bridge. This ensures the fast exchange of data between the cores. Moreover, the CPUs are connected to the System Peripheral Bus, which grant them access to all the peripherals.



#### 2020-06-05

**Overview** 

### tasks have the issue of overloading the CPU. **Solution:** Switching to a multicore system, where tasks are divided over multiple cores. In

where tasks are divided over multiple cores. In the case of tasks depending on each other, the needed communication and scheduling will slightly reduce the performance.

**Issue:** Real-time applications running multiple

### Advantages

- > Avoid CPU overload
- > Improvement of overall system's performance
- Clear division of tasks over the whole system (moving from "one-man show" to "team work")



# Application Example Multicore application





#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.



Edition 2020-06 Published by Infineon Technologies AG 81726 Munich, Germany

© 2020 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document? Email: <u>erratum@infineon.com</u>

Document reference AURIX\_Training\_2\_ Central\_Processing\_Unit

#### **IMPORTANT NOTICE**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.