

### **About this document**

### **Scope and purpose**

This application note shows you how to design a hardware system around a PSoC<sup>™</sup> 4 MCU device, starting with considerations for package selection, power, clocking, reset, I/O usage, programming and debugging interfaces, and analog module design.

#### Intended audience

This document is primarily intended for engineers who need to become familiar with the hardware design principles of PSoC™ 4 MCU devices.

### More code examples? We heard you.

To access an ever-growing list of hundreds of PSoC™ MCU code examples, please visit our **code examples web** page. You can also explore the video training library here.

### **Table of contents**

| Abou  | ut this document             |    |
|-------|------------------------------|----|
| Table | e of contents                |    |
| 1     | Introduction                 | 3  |
| 2     | Package selection            | 4  |
| 3     | Power                        | 5  |
| 3.1   | Power pin connections        | 5  |
| 3.2   | Power ramp-up considerations | 6  |
| 3.3   | Device power settings        | 7  |
| 3.4   | Thermal considerations       | 8  |
| 4     | Clocking                     | 9  |
| 4.1   | Clocking settings            | 9  |
| 5     | Reset                        | 11 |
| 6     | Programming and debugging    | 12 |
| 7     | GPIO pins                    | 14 |
| 7.1   | I/O pin selection            |    |
| 7.2   | Special ports                | 16 |
| 8     | Component placement          | 19 |
| 9     | Analog module design tips    | 21 |
| 9.1   | SAR ADC                      | 21 |
| 9.1.1 | SAR ADC acquisition time     | 23 |
| 9.2   | Opamps                       | 26 |
| 9.3   | Comparators                  | 27 |
| 9.4   | CAPSENSE™                    |    |
| 9.5   | Current DACs (IDACs)         | 28 |
| 10    | Summary                      | 31 |

# PSoC<sup>™</sup> 4 MCU hardware design considerations



## **Table of contents**

| 11   | Appendix A - PCB layout tips     | 32 |
|------|----------------------------------|----|
| 12   | Appendix B - Schematic checklist | 34 |
| Refe | rences                           | 36 |
| Revi | sion history                     | 38 |



#### Introduction

### 1 Introduction

PSoC<sup>™</sup> 4 is a powerful, programmable microcontroller with an Arm Cortex -M0 CPU. It provides the capability and flexibility for analog and digital applications beyond what traditional MCUs offer. Currently, the PSoC<sup>™</sup> 4 MCU portfolio contains the following families: PSoC<sup>™</sup> 4000, PSoC<sup>™</sup> 4100, PSoC<sup>™</sup> 4200, PSoC<sup>™</sup> 4100M, PSoC<sup>™</sup> 4200M, PSoC<sup>™</sup> 4100L, PSoC<sup>™</sup> 4200L, PSoC<sup>™</sup> 4000S, PSoC<sup>™</sup> 4100S, PSoC<sup>™</sup> 4100PS, PSoC<sup>™</sup> 4500S, PSoC<sup>™</sup> 4100S Plus, PSoC<sup>™</sup> 4100S Plus 256K, PSoC<sup>™</sup> 4700S, PSoC<sup>™</sup> 4100S Max, and PSoC<sup>™</sup> 4 AIROC<sup>™</sup> Bluetooth® LE.

This application note discusses considerations for hardware design including package, power, clocking, reset, I/O use, programming, and debugging; and provides design tips for analog modules for these family of devices. It also discusses good board-layout techniques, which are particularly important for precision analog applications.

The PSoC™ 4 MCU device must be configured to work in its hardware environment, which you can do with integrated design environment (IDE) like PSoC™ Creator or ModusToolbox™ IDE¹. The application note explains various configurations available in PSoC™ Creator and ModusToolbox™ IDE required to set up the device for a given hardware environment.

This application note assumes that you have some basic familiarity with PSoC<sup>™</sup> 4 MCU devices, PSoC<sup>™</sup> Creator, and ModusToolbox<sup>™</sup> software. If you are new to ModusToolbox IDE, see the ModusToolbox<sup>™</sup> software user guide which provides a high-level overview of the ModusToolbox<sup>™</sup> software. To get started with PSoC<sup>™</sup> 4 MCU see AN79953 – Getting started with PSoC<sup>™</sup> 4. PSoC<sup>™</sup> 4 Bluetooth® LE related topics are covered in AN91267 - Getting started with PSoC<sup>™</sup> 4 CY8C4xxx-BL MCU with AIROC<sup>™</sup> Bluetooth® LE. For the PSoC<sup>™</sup> 4 AIROC<sup>™</sup> Bluetooth® LE family, there is an important topic for hardware design: Bluetooth® LE antenna design. As it involves specific RF expertise, we explore this topic in other application notes, please see References.

<sup>&</sup>lt;sup>1</sup> See AN79953 - Getting started with PSoC<sup>™</sup> 4 to know which IDE is supported for each PSoC<sup>™</sup> 4 MCU device.



### **Package selection**

#### **Package selection** 2

One of the first decisions you must make for your PCB is the choice of package. Several considerations drive this decision, including the number of PSoC™ MCU device pins required, PCB and product size, PCB design rules, and thermal and mechanical stability. PSoC™ MCU devices are available in the following packages with different characteristics.

- Small-outline integrated circuit (SOIC): This package type is evolved from dual in-line package (DIP). It has two lines of pins, and is generally used for chips with a small number of pins (less than 20). Because it has a very large pitch, it is easy to route signals and manually solder. It also provides a good mechanical stability.
- Thin quad flat package (TQFP): This package type makes it easy to route signals due to the large pitch and the open area below the part. Disadvantages are a larger package size and lower mechanical stability.
- Shrink small-outline package (SSOP): This package type provides the same advantages and disadvantages as the TQFP package.
- Quad flat no-lead (QFN): This package type is much smaller than the other two packages. The central exposure pad gives the package the best heat dispersion performance and mechanical stability. Disadvantages are that it is more difficult to route signals due to the center pad. For more information, see AN72845 - Design guidelines for QFN packaged devices.
- Wafer level chip-scale package (WLCSP): This package type makes the chip size as small as the die. All pins are led as balls underneath the package. The extremely tiny size of the package makes it a perfect option for the scenarios where the PCB room is critical, such as in portable applications. The disadvantage is that the package provides less mechanical stability than other packages.
- Very fine-pitch ball grid array (VFBGA): This package type is used for devices with large number of I/Os, as it provides a miniature package for more than hundreds of pins. The disadvantage is a low mechanical stability.

As a design reference, see **PSoC<sup>™</sup> 4 CAD libraries**, which contain PSoC<sup>™</sup> 4 MCU schematics and PCB libraries. Note that you may need to modify the libraries slightly when you use them in your hardware design. Infineon takes no responsibility for issues related to the use of the libraries.

**(infineon** 

**Power** 

### 3 Power

PSoC<sup>TM</sup> 4 MCU can be powered by a single supply with a wide voltage range, from 1.71 V to 5.5 V. As listed in **Table 1**, it has separate power domains for analog and digital modules.  $V_{DDA}$  is the analog power supply pin,  $V_{SSA}$  is the analog ground pin,  $V_{DDD}$  and  $V_{CCD}$  are the digital power supply pins,  $V_{DDIO}$  is the power supply pin for I/Os,  $V_{SS}$  is the digital ground pin, and  $V_{DDR}$  is the RF power pin.

Table 1 PSoC<sup>™</sup> 4 MCU power domains

| Power domain | Associated pins                     |  |  |  |
|--------------|-------------------------------------|--|--|--|
| Analog       | V <sub>DDA</sub> , V <sub>SSA</sub> |  |  |  |
| Digital      | $V_{DDD}, V_{CCD}, V_{SS}$          |  |  |  |
| I/O          | V <sub>DDIO</sub>                   |  |  |  |
| RF           | V <sub>DDR</sub>                    |  |  |  |

Note:

 $V_{DDIO}$  is available only in certain device families/packages. I/Os are powered from  $V_{DDD}$  in devices without a  $V_{DDIO}$  pin. In some packages,  $V_{DDA}$  and  $V_{DDD}$  are combined into a single  $V_{DDD}$  pin, and  $V_{SSA}$  and  $V_{SS}$  are combined into a single  $V_{SS}$  pin.  $V_{DDR}$  is available only in PSoC<sup>TM</sup> 4 AIROC<sup>TM</sup> Bluetooth® LE family devices. The  $V_{DDR}$  supply should always be lesser than equal to the applied  $V_{DDD}$  supply.

### 3.1 Power pin connections

PSoC<sup>™</sup> 4 MCU devices can be powered by two modes of power supply: unregulated external supply and regulated external supply modes. Power pin connections for these two modes are illustrated in **Figure 1** and **Figure 2**.

Unregulated external supply is from 1.9 V to 5.5 V for the PSoC<sup>TM</sup> 4 AIROC<sup>TM</sup> Bluetooth® LE family, and 1.8 V to 5.5 V for other families. Some of the internal regulators convert the  $V_{DDD}$  input into the power supply for the digital domain. Outputs of the regulators are also routed to  $V_{CCD}$ . In such cases, do not power this pin or connect any external load to  $V_{CCD}$  except a 1- $\mu$ F capacitor, as shows.

Some other internal regulators convert the  $V_{DDR}$  input into the power supply for the Bluetooth® LE RF transceiver. Note that the regulators for the RF transceiver in a Bluetooth® LE device stops working when  $V_{DDR}$  is lower than 1.9 V.



Figure 1 An example of using unregulated external power supply



#### **Power**

You can also power PSoC<sup>TM</sup> 4 MCU (except the Bluetooth® LE family) with a regulated 1.8-V ( $\pm$ 5%) external supply, as **Figure 2** shows. The V<sub>CCD</sub> pins must be tied to the V<sub>DDD</sub> pin, and powered directly. The unused regulators can be disabled by setting the EXT\_VCCD bit in the PWR\_CONTROL register to reduce power consumption. For more information, see the PSoC<sup>TM</sup> 4 MCU **device datasheets**, and **technical reference manuals (TRM)**.



Figure 2 An example of using regulated external power supply (not applicable for Bluetooth® LE family)

In both modes, connect one 0.1- $\mu$ F and one 1- $\mu$ F ceramic decoupling capacitor to each power supply pin (Note that certain packages have more than one  $V_{DDD}$ ,  $V_{DDA}$ , and  $V_{DDIO}$  pin). The PCB trace between the pin and the capacitors should be as short as possible. For more information, see **Appendix A - PCB layout tips**.

Note:

It is a good practice to check a capacitor's datasheet before you use it, specifically for working voltage and DC bias specifications. With some capacitors, the actual capacitance can decrease considerably when the DC bias is a significant percentage of the rated working voltage.

You can use a single power supply rail for digital power and analog power, which helps to simplify the power design in your board. However, to get a better analog performance in a mixed-signal circuit design, use separate power supply rails for the digital power and the analog power. In all cases, ensure that VDDIO ≤ VDDD ≤ VDDA. For more mixed-signal circuit design techniques, see AN57821 − PSoC™ mixed-signal circuit board layout considerations.

Proper use and layout of capacitors and ferrite beads help to improve the EMC performance. For more information, see AN80994 − PSoC™ 3, PSoC™ 4, and PSoC™ 5LP EMC best practices and recommendations.

The PSoC<sup>™</sup> 4 MCU kit webpages (CY8CKIT-040, CY8CKIT-041-41XX, CY8CKIT-042, CY8CKIT-042-BLE, CY8CKIT-043, CY8CKIT-044, CY8CKIT-045S, CY8CKIT-046, CY8CKIT-145, CY8CKIT-147, CY8CKIT-149, CY8CKIT-041S-Max, CY8CKIT-148, and CY8CKIT-148-COIL) provide schematics and bills of material (BoMs) that give good examples of how to incorporate PSoC<sup>™</sup> 4 into board schematics. For more information, see **References**.

## 3.2 Power ramp-up considerations

As mentioned previously, if you use separate power rails for analog and digital power domains, the voltage at the  $V_{DDA}$  pin must always be greater than or equal to the voltage at the  $V_{DDD}$  pin. When PSoC<sup>TM</sup> 4 MCU is powered up, the voltage at the  $V_{DDA}$  pin must be present before or at the same time as the voltage at the  $V_{DDD}$  pin. The maximum allowed voltage ramp rate for any power pin is 67 mV/ $\mu$ s.



#### **Power**

### 3.3 Device power settings

You can use either<sup>2</sup> PSoC<sup>™</sup> Creator or Eclipse IDE for ModusToolbox<sup>™</sup> software to manage the device power settings. PSoC<sup>™</sup> Creator automatically configures Components for optimal performance for the voltages applied to the power pins. To do so, it needs to know the value of these voltages. The **System** tab in the PSoC<sup>™</sup> Creator project's Design-Wide Resources (DWR) window is used for this purpose. To open the DWR window, double-click the .cydwr" file in the project navigator, as **Figure 3** shows.



Figure 3 Device power settings in PSoC™ Creator



Figure 4 Device power settings in device configurator on ModusToolbox™ software

<sup>&</sup>lt;sup>2</sup> See AN79953 - Getting started with PSoC<sup>™</sup> 4 to know which IDE is supported for each PSoC<sup>™</sup> 4 MCU device.



#### **Power**

The **Variable VDDA** feature helps the PSoC™ MCU device internal analog routing switch operations by charging pumps when the PSoC™ MCU device analog power supply is low. It is enabled by default when the configured VDDA is lower than or equal to 4.0 V. You can disable it to save power when VDDA exceeds 4.0 V. See the PSoC™ **Creator system reference guide** for more information.

#### Thermal considerations 3.4

Thermal considerations are important in the hardware design processes, such as package selection and PCB layout. PSoC<sup>™</sup> 4 MCU targets low-power applications, as it consumes no more than 0.2 W. The maximum power consumption is so low enough that thermal considerations are unnecessary.



### Clocking

## 4 Clocking

PSoC<sup>™</sup> 4000/PSoC<sup>™</sup> 4000S and PSoC<sup>™</sup> 4100/PSoC<sup>™</sup> 4200/PSoC<sup>™</sup> 4100S/PSoC<sup>™</sup> 4100PS/PSoC<sup>™</sup> 4500S/ PSoC<sup>™</sup> 4100S Max have two oscillators: an internal main oscillator (IMO), which drives the high-frequency clock (HFCLK), and an internal low-speed oscillator (ILO), which drives the low-frequency clock (LFCLK). No external crystal is required for IMO and ILO. The IMO is rated at ±2 percent accuracy.

Other than the IMO and ILO, PSoC<sup>™</sup> 4100M/ PSoC<sup>™</sup> 4200M/ PSoC<sup>™</sup> 4100L/ PSoC<sup>™</sup> 4200L/ PSoC<sup>™</sup> 4000S/ PSoC<sup>™</sup> 4100PS/PSoC<sup>™</sup> 4100PS/PSoC<sup>™</sup>

Other than IMO, ILO, and WCO, PSoC™ 4100BLE/ PSoC™ 4200BLE/ PSoC™ 4100L/ PSoC™ 4200L / PSoC™ 4100S Max provides an additional external crystal oscillator (ECO), which provides ±50 ppm accuracy. You can hook a 24-MHz crystal up to the fixed pins to get an alternative, high-accuracy clock for the HFCLK.

A way to get high-accuracy clock for all PSoC<sup>™</sup> 4 MCU devices is to bring in a precision clock via the EXT\_CLK pin to drive the HFCLK. The external clock's frequency can be up to 48 MHz. Its duty cycle must be from 45 percent to 55 percent; a square-wave clock is recommended. Check datasheets to get where the EXT\_CLK pin is located on different PSoC<sup>™</sup> 4 MCU devices.

### 4.1 Clocking settings

You can use either PSoC™ Creator or ModusToolbox™ software development environments to manage clocks.

Using PSoC<sup>™</sup> Creator, you can configure sources and paths for HFCLK and LFCLK that are configurable in two independent sub-tabs (**High Frequency Clocks** and **Low Frequency Clocks**). Switch to **Clocks** tab in the DWR window, and double-click any row in the table of clocks to open the **Configure System Clocks** dialog, as **Figure 5** shows.



Figure 5 Clock settings in PSoC™ Creator



### Clocking

PSoC<sup>™</sup> 4 MCU provides flexible internal clock routing solutions. You can use up to four digital signals in PSoC<sup>™</sup> 4 MCU as the routed clock for internal digital logic, which are generally implemented with UDB resources. Select **Topics** in the PSoC<sup>™</sup> Creator Help menu and search "Configure System Clocks" to get more information.

In Eclipse IDE for ModusToolbox™ software, the System tab in the device configurator (design.modus) provides the options to configure the clocks. Figure 6 shows how to configure system clocks using ModusToolbox™ software.



Figure 6 Clock settings in device configurator on ModusToolbox™ software

Note: Unlike PSoC™3 and PSoC™5LP MCU devices, PSoC™4 MCU cannot route the high-frequency clock (HFCLK) directly to any pin owing to its unique internal clock path structure.



Reset

#### Reset 5

PSoC<sup>™</sup> 4 MCU has a reset pin, XRES, which is active LOW. XRES is internally pulled up to V<sub>DDD</sub> via a 5.6-kΩ resistor; you do not need an external pull-up resistor for XRES.

You can connect a capacitor to the XRES pin, as Figure 7 shows, to filter out glitches and give the reset signal better noise immunity. A typical capacitance is  $0.1 \mu F$ .



Figure 7 **XRES** pin connection



### **Programming and debugging**

#### **Programming and debugging** 6

PSoC<sup>™</sup> 4 MCU supports serial wire debug (SWD) interfaces for device programming and debugging. For programming or debugging, you can use the built-in debugger of PsoC™ 4 MCU kits, or connect PSoC™ 4 MCU to a debugger such as CY8CKIT-002 MiniProg3 or CY8CKIT-005 MiniProg4 via a 10-pin or 5-pin connector (see Figure 8 for pin map). For a 10-pin connector, Samtec FTSH-105-01-L-DV-K (surface mount) or FTSH-105-01-L-D-K (through hole) is recommended. For a 5-pin connector, Molex 22-23-2051 is recommended. Similar parts are available from other vendors.



SWD connector pin maps for MiniProg3 or MiniProg4 Figure 8

Figure 9 shows the SWD connections.



SWD connections to PSoC™ 4100/PSOC™ 4200 Figure 9

SWD pins are located in different ports in different device families. The pins could be used for other functionality, when the devices are not being programmed; see the device datasheet for the possible functionality details.

However, if you need to use SWD pins for run-time debugging, select **SWD (serial wire debug)**, instead of **GPIO**, from the **Debug Select** pull-down list in the **System** tab of the DWR window, as **Figure 10** shows. In this case, the pins cannot be used for other functionality any longer.



### **Programming and debugging**



Figure 10 **PSoC™** Creator debugging settings



Figure 11 ModusToolbox™ software debugging settings in the device configurator

### PSoC<sup>™</sup> 4 MCU hardware design considerations



#### **GPIO** pins

## **7** GPIO pins

PSoC<sup>™</sup> 4 MCU provides flexible GPIO pins. Each pin has 4-mA source or 8-mA sink capability. All GPIO pins can be controlled by firmware. Most of them also have alternative connections to PSoC<sup>™</sup> 4 MCU peripherals. Different components have different dedicated or fixed pins for their terminals. With dedicated pins, you get the best performance when the peripheral is connected to its own dedicated pin or pins. However, for flexibility, you can connect the peripheral to other pins at the cost of using some internal routing resources.

If a peripheral has fixed pins, then you can connect it only to those pins.

### 7.1 I/O pin selection

When you design a hardware system based on PSoC<sup>™</sup> 4 MCU, you should assign the GPIO pins in the following sequence. Note that pins with names in bold may be located at different pins of different ports for different PSoC<sup>™</sup> 4 MCU device families; check datasheets for details.

- 1. System function pins
  - a) SWD: If you need run-time debugging, use the **SWD\_CLK** and **SWD\_DATA** pins.
  - b) External clock: If you need to use an external clock, use the **EXT\_CLK** pin.
  - c) External 32.768-kHz crystals: for applicable families, if you need a high-accuracy, low-frequency clock, use the **WCO\_IN** (or **XTAL32I**) pin and the **WCO\_OUT** (or **XTAL32O**) pin.
  - d) Wakeup: This pin is used to wake up PSoC<sup>™</sup> 4 MCU from the stop low-power mode. If you need this feature, use the **WAKEUP** pin. For more information, see **AN86233 PSoC<sup>™</sup> 4 low-power modes and power reduction techniques**.
- 2. Analog pins
  - a) SAR ADC: **SARMUX [7:0]** pins are used as multichannel inputs to the SAR ADC. In addition, if you want an ADC clock faster than 3 MHz or you need to apply an external reference, reserve VREF for an external bypass capacitor connection. See **SAR ADC acquisition time** for details.
    - **SARMUX [7:0]** pins are dedicated pins for the SAR ADC. Through the internal analog bus, you can also route signals from the other pins connected to the internal analog bus (See the device datasheet for this information) to the ADC. VREF is a fixed pin for the ADC's reference bypass capacitor connection.
  - b) Low-power comparator: PSoC<sup>™</sup> 4 MCU has up to two comparators that can work in the Hibernate low-power mode. Each comparator has two fixed pins, **COMPx\_INP** (or **LPCOMP.IN\_P[x]**) for noninverting input and **COMPx\_INN** (or **LPCOMP.IN\_P[x]**) for inverting input. Note that PSoC<sup>™</sup> 4100S, PSoC<sup>™</sup> 4100S Plus, PSoC<sup>™</sup> 4100S Plus 256K, PSoC<sup>™</sup> 4100 BL, PSoC<sup>™</sup> 4100S Max, PSoC<sup>™</sup> 4200DS, PSoC<sup>™</sup> 4100PS do not have the hibernate low-power mode.
  - c) Continuous Time Block mini (CTBm): PSoC<sup>™</sup> 4 MCU has up to two CTBm modules, each of which is composed of two opamps. One opamp has a dedicated noninverting input pin (**CTBx.OAx.INP**), a fixed inverting input pin (**CTBx.OAx.INN**), and a fixed output pin (**CTBx.OAx.OUT**). If you use an opamp as a comparator, you can route the digital output to a GPIO pin in Port 0, Port 1, Port 2, or Port 3.
  - d) CAPSENSE™: When you use this module, note that there are two fixed pins. You must connect a reservoir capacitor (C<sub>MOD</sub>) to **CMOD** (or **C\_MOD**) pin in all cases, and the other reservoir capacitor (C<sub>SH\_TANK</sub>) to **CTANK** (or **C\_SH\_TANK**) or **CMOD2** pin in some cases. You can connect any other pin to a CAPSENSE™ sensor. See the **PSoC™ 4 CAPSENSE™ design guide** for details.
  - e) Continuous Time Block (CTB): PSoC<sup>™</sup> 4100PS has up to two CTB modules, each of which is composed of two opamps and the associated resistor matrix. One opamp has a dedicated noninverting input pin (CTBx.OAx.INP), a fixed inverting input pin (CTBx.OAx.INN), and a fixed output pin (CTBx.OAx.OUT).
  - f) Voltage DAC (VDAC): PSoC™ 4100PS has a 13-bit VDAC module that can take input from port pins. The output of VDAC needs to be routed to a port pin through the CTB opamp.



#### **GPIO** pins

#### 3. Digital pins

- a) Timer/Counter Pulse-Width Modulator (TCPWM): PSoC™ 4 MCU has up to eight TCPWM blocks. Each TCPWM can output two complementary PWM signals. All these signals are routed to dedicated GPIO pins via high-speed paths. See the device datasheet to learn more about these dedicated pins.
- b) You can also route these signals via an internal digital connection to other GPIO pins that support digital signal interconnect (DSI). See the respective device datasheet for more details.
- c) Serial Communication Block (SCB): PSoC<sup>™</sup> 4 MCU has up to four SCBs. Each SCB can be configured as SPI, I<sup>2</sup>C, or UART. Each SCB has fixed pins for its terminals. See the device datasheet to learn more about these pins. Note that PSoC<sup>™</sup> 4100PS has up to three SCBs.
- d) Controller Area Network (CAN): PSoC<sup>™</sup> 4 MCU has up to two CANs. These have fixed pins for its terminals.
- e) Universal Serial Bus (USB): PSoC™ 4 MCU has fixed pins for USB connectivity. See the respective device datasheet for more details.

Unlike TCPWM, the SCB terminals are routed to fixed pins and cannot be routed to any other GPIO pin. You must follow the fixed pin assignments when using the SCBs.

If your system needs a serial communication interface with a more flexible GPIO pin assignment, you can use a Universal Digital Block (UDB) to implement it. See **PSoC™ 4 architecture TRM** for details.

**GPIO** pins

## **7.2** Special ports

In PSoC<sup>™</sup> 4 MCU, certain groups of ports have interconnect fabric different from the fabric the other ports have. Therefore, some of the flexible configurations are not available on them. Use the following table as a guideline in the system design. "Y" means the port(s) support the functionality; "N" means the port(s) do not.

|                                                     |               | OC™<br>000 | PSoC <sup>™</sup><br>4000S/<br>4100S | PSoC™<br>4100PS     | PSoC™<br>4500S            | PSo<br>410<br>420 | 0/ | 41            | oC™<br>00M/<br>00M | PSo<br>4100<br>4200 | BLE/    | PSo<br>410<br>420              | OL/                      | PSoC™<br>4100S<br>Plus    | PSoC™<br>4100S Max                             |
|-----------------------------------------------------|---------------|------------|--------------------------------------|---------------------|---------------------------|-------------------|----|---------------|--------------------|---------------------|---------|--------------------------------|--------------------------|---------------------------|------------------------------------------------|
| Port number                                         | 0,<br>1,<br>2 | 3          | 0, 1, 2,<br>3, 4                     | 0, 1, 2,<br>3, 4, 5 | 0, 1, 2, 3,<br>4, 5, 6, 7 | 0,<br>1,<br>2,3   | 4  | 0, 1,<br>2, 3 | 4, 5, 6,<br>7      | 0, 1,<br>2, 3       | 4,<br>5 | 0, 1, 2,<br>3, 4, 5,<br>10, 11 | 6, 7,<br>8, 9,<br>12, 13 | 0, 1, 2, 3,<br>4, 5, 6, 7 | 0, 1, 2, 3, 4, 5,<br>6, 7, 8, 9, 10,<br>11, 12 |
| Digital input / output synchronization <sup>1</sup> | N             | N          | N                                    | N                   | N                         | Υ                 | N  | Y             | N                  | Y                   | N       | Y                              | N                        | N                         | N                                              |
| Internal digital routing <sup>2</sup>               | N             | N          | N                                    | N                   | N                         | Υ                 | N  | Y             | N                  | Y                   | N       | Y                              | N                        | N                         | N                                              |
| Internal analog routing <sup>3</sup>                | Υ             | N          | Υ                                    | Υ                   | Υ                         | Y                 | Υ  | Y             | Y                  | Y                   | Y       | Υ                              | Y                        | Y                         | Y                                              |

#### Note:

1. **Digital input / output synchronization**: A digital signal, which input to or output from a PSoC<sup>™</sup> 4 MCU pin, can be synchronized to HFCLK. The configurations in PSoC<sup>™</sup> Creator are shown in the following figures. Certain port pins, as explained in the section above, do not have this capability. The only valid configuration here is "Transparent."





### **GPIO** pins



Figure 12 GPIO pin output setting



Figure 13 GPIO pin input setting



#### **GPIO** pins



Figure 14 GPIO pin settings in device configurator on ModusToolbox™ software

Internal digital routing: A digital signal can be routed to a PSoC™ 4 MCU pin with internal digital routing resources. For example, you can route a TCPWM's output terminals to pins that are not the TCPWM's dedicated ones. Certain port pins do not have this capability.

Note: In PSoC™ 4100/PSOC™ 4200 devices, if P4[2] or P4[3] is used to connect C<sub>MOD</sub> or C<sub>SH TANK</sub>, you cannot route a digital output signal to P3[6] or P3[7].

**Internal analog routing:** An analog signal can be routed to a PSoC<sup>™</sup> 4 MCU pin with internal analog routing 3. resources. For example, you can route an opamp's input terminals to pins which are not the opamp's dedicated ones.

### PSoC<sup>™</sup> 4 MCU hardware design considerations



#### **Component placement**

## 8 Component placement

In PSoC<sup>™</sup> Creator, you can place Components in different blocks in several ways. For Components with fixed pins, assign the component terminals to the appropriate pin. The following is an example of the UART (SCB mode) Component placement in a PSoC<sup>™</sup> 4200 device, where the SCB implements a UART.

In **Figure 15**, there are two pin settings for the UART tx and rx terminals. If you select P4[0] and P4[1], the UART is placed on SCB\_0; if you select P0[4] and P0[5], the UART is placed on SCB\_1. You can configure these pins in the Pin Editor by clicking the **Pins** tab in the DWR window.



Figure 15 SCB Component placement by pin selection

Analog Components can be placed using the analog device editor. Click the **Analog** tab in the DWR window to open it. **Figure 16** shows an example of Opamp Component placement<sup>3</sup>.

Right-click the opamp (OAx) to relocate the Component to another available hardware slot. The pins change automatically when the Component is relocated.

The third method to place Components is to use the Directive Editor. Select **Topics** in the PSoC<sup>™</sup> Creator Help menu and search "directive" to get more information.

<sup>&</sup>lt;sup>3</sup> The placement details are available only after you build and compile the project, which provides the analog placing and routing details.



## **Component placement**



Figure 16 Opamp Component placement



### Analog module design tips

## 9 Analog module design tips

Analog design is always challenging. Using the PSoC™ 4 MCU analog modules involves several hardware design considerations.

### 9.1 SAR ADC

PSoC<sup>™</sup> 4 MCU has up to two unit 12-bit differential SAR ADC, with a sampling rate up to 1 Msps. As mentioned in I/O pin selection, SARMUX [7:0] pins are dedicated for SAR ADC multichannel inputs They provide the lowest parasitic path resistance and capacitance. You can also route the signals from other pins to the SAR ADC using the internal analog bus, but doing so will introduce high switch resistance (R<sub>SW</sub> in Figure 19 on page 23) and additional parasitic capacitance.

PSoC<sup>TM</sup> 4 MCU also has an internal precision reference of 1.024 V or 1.2 V  $^4$ (±1 percent). You can use other internal references, including  $V_{DDA}$  and  $V_{DDA}$  / 2, to extend the SAR ADC's input range. However, note that the accuracy of  $V_{DDA}$  and  $V_{DDA}$  / 2 as references depends on your power system design, and it probably cannot be better than the 1.024 V or 1.2 V precision reference. When you use the internal reference or  $V_{DDA}$  / 2 as your reference, a bypass capacitor on VREF pin can help you run the SAR ADC at a faster clock. See **Table 2** for details.

Table 2 References for SAR ADC

| References                        | Bypass capacitor at VREF pin | Maximum Component clock frequency |
|-----------------------------------|------------------------------|-----------------------------------|
| Internal 1.024 V/ 1.2 V           | Optional                     | 1.6 MHz                           |
| V <sub>DDA</sub> / 2              | Optional                     | 1.6 MHz                           |
| V <sub>DDA</sub>                  | Optional                     | 9 MHz                             |
| Internal 1.024 V/ 1.2 V, bypassed | Mandatory                    | 18 MHz                            |
| V <sub>DDA</sub> / 2, bypassed    | Mandatory                    | 18 MHz                            |
| External V <sub>ref</sub>         | Mandatory                    | 18 MHz                            |

If you need a reference with a higher accuracy or a specific voltage value, you can connect a custom external reference and a bypass capacitor to the VREF pin.

The SAR ADC is differential physically. When you select single-ended input mode, you must select the connection for the negative input. There are three options:  $V_{SS}$ ,  $V_{REF}$ , and an external pin. The SAR ADC's input range is affected by the selection as well as by the value of the reference voltage. See the chapter "SAR ADC" in **architecture TRM** of PSoC<sup>TM</sup> 4 MCU devices for more information.

You can select the reference and the negative input connection in the **General** tab of the ADC\_SAR\_SEQ\_P4 Component customizer dialog, as **Figure 17** shows.

<sup>&</sup>lt;sup>4</sup> See the chapter "SAR ADC" in the respective PSoC™ 4 MCU device architecture TRM to know the internal bypass reference voltage of that device



### Analog module design tips



Figure 17 SAR ADC reference and negative input settings on PSoC™ Creator



Figure 18 SAR ADC reference and negative input settings in device configurator on ModusToolbox™ software

See the respective device datasheet for more details.



Analog module design tips

#### SAR ADC acquisition time 9.1.1

Another parameter of concern is the SAR ADC acquisition time, which depends on your hardware design, as Figure 19 shows.



Figure 19 Equivalent sample and hold circuit of PSoC™ 4 MCU SAR ADC

V<sub>SRC</sub> is the sampled signal source, and R<sub>SRC</sub> is its output resistance. R<sub>SW</sub> is the resistance of the path from a dedicated pin to the SAR ADC input, which is about 2.2 k $\Omega$ .  $C_{HOLD}$  is the sample and hold capacitance, which is about 10 pF.

Figure 20 shows how C<sub>HOLD</sub> is charged during acquisition time. During acquisition time, the switch in Figure 19 is ON. Assuming that C<sub>HOLD</sub> is charged from 0, acquisition time is the time required to charge C<sub>HOLD</sub> to a voltage level ( $V_{HOLD}$ ) such that the error ( $V_{SRC} - V_{HOLD}$ ) is less than the ADC's resolution.



Figure 20 **C**<sub>HOLD</sub> charging process

If the error is smaller than half the ADC's resolution (1/2 \* LSB), it should be okay. The error can be related to the acquisition time in the following equation:

$$\textit{Error} = V_{SRC} \cdot e^{-\frac{t_{ACQ}}{\tau}} = V_{SRC} \cdot e^{-\frac{t_{ACQ}}{(R_{SRC} + R_{SW}) \cdot C_{HOLD}}}$$



### Analog module design tips

Here,  $t_{ACO}$  is the acquisition time, while  $\tau$  is the charging time constant.

PSoC<sup>™</sup> 4100/4200 provides a 12-bit differential ADC. If V<sub>REF</sub> is the reference voltage, the resolution can be expressed in the following equation:

$$LSB = \frac{2V_{REF}}{2^{12}}$$

This example assumes that the negative input is connected to  $V_{REF}$ , so that  $V_{SRC}$  has an input range from 0 to 2  $V_{REF}$ . If the acquisition time is 9 \* ( $R_{SRC}$  +  $R_{SW}$ ) \*  $C_{HOLD}$ , the error can be expressed as follows:

$$Error = V_{SRC} \cdot e^{-9} \approx \frac{V_{SRC}}{8013} < \frac{2V_{REF}}{8013} \approx \frac{1}{2} \cdot \frac{2V_{REF}}{2^{12}} = \frac{1}{2} \cdot LSB$$

This equation shows that you should choose an acquisition time that is longer than 9 \*  $(R_{SRC} + R_{SW})$  \*  $C_{HOLD}$  to make the error less than 1/2 \* LSB of the 12-bit ADC. Select the acquisition time in the **Channels** tab of the ADC\_SAR\_SEQ\_P4 Component customizer dialog, as **Figure 21** on page **24** shows. Note that when you select the number of ADC clocks, the corresponding acquisition time is automatically calculated. See the **ADC\_SAR\_SEQ\_P4 Component datasheet** for details.

In conclusion, pay attention to the output resistance of the sampled signal source, RSRC, and the resistance introduced by PCB traces in your ADC hardware design. These determine the acquisition time and therefore the sampling rate.

Note:

In ModusToolbox<sup>M</sup> software, you can enter the minimum acquisition time for each channel such that is longer than 9 \*  $(R_{SRC} + R_{SW})$  \*  $C_{HOLD}$  as shown in **Figure 22** and **Figure 23**.



Figure 21 SAR ADC acquisition time settings on PSoC™ Creator



### Analog module design tips



SAR ADC acquisition time settings for channel 0 in device configurator on ModusToolbox™ Figure 22 software



SAR ADC acquisition time settings for channel 1 in device configurator on ModusToolbox™ Figure 23 software

In conclusion, pay attention to the output resistance of the sampled signal source, R<sub>SRC</sub>, and the resistance introduced by PCB traces in your ADC hardware design. These determine the acquisition time and therefore the sampling rate.



### Analog module design tips

#### 9.2 **Opamps**

A CTBm/CTB block in PSoC™ 4 MCU provides up to four opamps), which facilitate your analog signal chain design. You can configure each opamp as an amplifier, a follower, or a comparator, as shown Figure 24. The CTB blocks in PSoC™ 4100PS device can be configured as programmable gain amplifiers (PGAs) with in-built gain setting resistors.

You can configure the power mode and output drive capability in the **General** tab of the OpAmp\_P4 customizer dialog, as Figure 24 shows. The opamps have three power modes. For each power mode, the opamp has a different input offset voltage, gain bandwidth (GBW) product, and operating current. See the device datasheet for specific values.

You should consider the relation between bandwidth and gain. For example, the highest GBW, 6 MHz, occurs in the high-power/bandwidth mode. In this case, if the bandwidth of the signal to be amplified is 60 kHz, then the gain cannot be higher than 100 or the amplified signal will be distorted.

If you route an opamp output terminal to a pin for external use, select **Output to pin** for the output mode. If you route the output terminal for internal use, for example to an input of the SAR ADC, select **Internal only** instead.



Figure 24 OpAmp\_P4 component settings



### Analog module design tips



Figure 25 OpAmp settings in device configurator on ModusToolbox™ software

### 9.3 Comparators

PSoC<sup>™</sup> 4 MCU provides as many as six comparators. Four comparators are implemented using the opamps in the CTBm/CTB module, and the other two are the low-power comparators. All comparators' outputs can be routed to PSoC<sup>™</sup> 4 MCU UDB resources. This helps you leverage the outputs flexibly. For example, you can invert an output's logic value. PSoC<sup>™</sup> 4 MCU provides three speed modes for each comparator. For each mode, the comparator has a different output slew rate and operating current. See the device datasheet for specific values.

The low-power comparators can monitor external analog voltage levels in low-power modes. For more information, see the device datasheets.

When an analog signal's voltage is divided by a resistor network before it is input into a comparator, take the input resistance of the comparator into account. You can get the comparator's input resistance from the device datasheet.

#### 9.4 CAPSENSE™

You can connect any PSoC<sup>TM</sup> 4 pin to a CAPSENSE<sup>TM</sup> sensor except **CMOD** (or **C\_MOD**) pins, which are reserved for  $C_{MOD}^{5}$ . When you need to use a shield electrode for waterproofing or proximity features, you may also need to reserve **CTANK** (or **C\_SH\_TANK**) pin for  $C_{SH_TANK}$ . If the parasitic capacitance of the shield is less than 200 pF, it is optional to use  $C_{SH_TANK}$ ; otherwise, it is mandatory.

The value for  $C_{MOD}$  and  $C_{SH\_TANK}$  is usually 2.2 nF. The value may be higher if the parasitic capacitance of the sensors is higher.

In mutual capacitance sensing mode, you can connect any PSoC<sup>TM</sup> 4 MCU pin to a CAPSENSE<sup>TM</sup> Rx/Tx sensor. Two integrating capacitors ( $C_{INT1}$  and  $C_{INT2}$ ) are required for proper operation. A 470-pF capacitor is recommended on  $C_{INT1}$  and  $C_{INT2}$ .

<sup>&</sup>lt;sup>5</sup> PSoC<sup>™</sup> 4100S Max has the new capacitive sensing method "multi sense converter (MSC)" blocks, which require two CMODs for self-capacitance sensing mode unlike the previous capacitive sensing generations.



### Analog module design tips

For C<sub>MOD</sub> and C<sub>INT</sub>, it is recommended to use temperature compensated and stable dielectric capacitors, for example, COG (NP0) capacitors.

CAPSENSE™ detects a finger touch by a tiny variation in the sensor's capacitance (less than 1 pF). It is very sensitive to both signal and noise. Note the PCB layout tips for CAPSENSE™. See AN85951 - PSoC™ 4 and **PSoC™ 6 MCU CAPSENSE™ design guide** for more details.

Pins with a large sink current that are close to CAPSENSE™ pins can introduce an offset to the CAPSENSE™ module's "GND." Figure 26 illustrates a switch circuit for CAPSENSE™ in IDAC source mode. R1 and R2 represent the resistances of PSoC<sup>™</sup> 4 internal traces, and R3 represents the resistance of a PCB trace. A shared return path of sink current and CAPSENSE™ current is composed of R2 and R3. The closer a pin with a large sink current is to the CAPSENSE™ pin, the more the sink current that flows through the return path, generating a greater offset.



Figure 26 **Sharing return path** 

This offset is undesirable and may cause fluctuations in the CAPSENSE™ reading and possible false triggers. Offset compensation can be done in firmware, but it is strongly recommended that you remove the offset in the hardware design instead. Keep pins with a large sink current as far as possible from the CAPSENSE™ pins (best practice is by more than three pins). In addition, pay attention to the return path in your PCB. See AN57821 -PSoC™ 3, PSoC™ 4, and PSoC™ 5LP mixed-signal circuit board layout considerations for more details on mixed-signal circuit design.

#### 9.5 Current DACs (IDACs)

PSoC<sup>™</sup> 4 MCU provides up to four IDACs: two 8-bit and the other two 7-bit. See the device datasheet for the electrical specifications. There are two gain options for each IDAC. Table 3 gives the detailed resolutions and capabilities for each IDAC and gain option.

IDAC resolutions and output current capabilities Table 3

|            | 4X Gain       |                        | 8X Gain       |                        |  |  |
|------------|---------------|------------------------|---------------|------------------------|--|--|
|            | Step (μA/bit) | Output capability (μΑ) | Step (μA/bit) | Output capability (μΑ) |  |  |
| 8-Bit IDAC | 1.2           | 306                    | 2.4           | 612                    |  |  |
| 7-Bit IDAC | 1.2           | 152.4                  | 2.4           | 304.8                  |  |  |



### Analog module design tips

You can set up the IDACs in the Configure tab of the IDAC\_P4 Component customizer dialog, as Figure 27



Figure 27 IDAC settings on PSoC™ Creator



IDAC settings in Device Configurator on ModusToolbox™ software Figure 28

See CSDIDAC middleware library for more details.

Through two internal analog buses, you can route IDAC outputs to any two different pins that support analog routing.

CAPSENSE™ requires one or two IDACs. Ensure that the intended IDACs are not used by Note: CAPSENSE™.



### Analog module design tips

The PSoC™ 4100PS device has programmable voltage reference (PVref) and a 13-bit voltage DAC (VDAC) Components. See **PVref Component datasheet** and **VDAC Component datasheet** for more details on Component parameters.



### **Summary**

#### **Summary** 10

PSoC<sup>™</sup> 4 MCU provides a flexible solution for designing digital and analog applications. This application note documented the considerations that you need to keep in mind when you build a hardware system around PSoC™ 4 MCU.



### Appendix A - PCB layout tips

#### Appendix A - PCB layout tips 11

Note: Before beginning a PCB layout for PSoC™ MCU, it is a good idea to look at AN57821 - PSoC™

mixed-signal circuit board layout considerations. Appendix A of that application note shows

example PCB layouts and schematics for various PSoC™ packages.

Note: PSoC™ 3, PSoC™ 4 MCU, and PSoC™ 5LP kit schematics provide good examples of how to

incorporate the PSoC™MCU device into board schematics. For more information, see References.

There are many classic techniques for designing PCBs for low noise and EMC. Some of these techniques include:

• Multiple layers: Although they are more expensive, it is best to use a multilayer PCB with separate layers dedicated to the V<sub>SS</sub> and V<sub>DD</sub> supplies. This gives good decoupling and shielding effects. Separate fills on these layers should be provided for V<sub>SSA</sub>, V<sub>SSD</sub>, V<sub>DDA</sub>, V<sub>DDIO</sub>, and V<sub>DDD</sub>.

To reduce cost, a two-layer or even a single-layer PCB can be used. In that case, you must have a good layout for all  $V_{SS}$  and  $V_{DD}$ .

**Ground and power supply:** There should be a single point for gathering all ground returns. Avoid ground loops, or minimize their surface area. All component-free surfaces of the PCB should be filled with additional grounding to create a shield, especially when using two-layer or single-layer PCBs.

The power supply should be close to the ground line to minimize the area of the supply loop. The supply loop can act as an antenna and can be a major emitter or receiver of EMI.

**Decoupling:** The standard decoupler for external power is a 100-μF capacitor. Supplementary 0.1-μF capacitors should be placed as close as possible to the V<sub>SS</sub> and V<sub>DD</sub> pins of the device to reduce highfrequency power supply ripple.

Generally, you should decouple all sensitive or noisy signals to improve the EMC performance. Decoupling can be both capacitive and inductive.

- Component position: Separate the circuits on the PCB according to their EMI contribution. This will help reduce cross-coupling on the PCB. For example, separate noisy high-current circuits, low-voltage circuits, and digital components.
- Signal routing: When designing an application, the following areas should be closely studied to improve the EMC performance:
  - Noisy signals. For example, signals with fast edge times
  - Sensitive and high-impedance signals
  - Signals that capture events, such as interrupts and strobe signals

To improve the EMC performance, keep the trace lengths as short as possible and isolate the traces with V<sub>ss</sub> traces. To avoid crosstalk, do not route them near to or parallel to other noisy and sensitive traces.

For more information, several references are available:

- The Circuit Designer's Companion, Second Edition, (EDN Series for Design Engineers), by Tim Williams
- PCB Design for Real-World EMI Control (The Springer International Series in Engineering and Computer Science), by Bruce R. Archambeault and James Drewniak
- Printed Circuits Handbook (McGraw Hill Handbooks), by Clyde Coombs
- EMC and the Printed Circuit Board: Design, Theory, and Layout Made Simple, by Mark I. Montrose



## Appendix A - PCB layout tips

• Signal Integrity Issues and Printed Circuit Board Design, by Douglas Brooks



### Appendix B - Schematic checklist

#### **Appendix B - Schematic checklist 12**

The answer to each item in the following checklist should be Yes (Y) or Not Applicable (N.A.). For example, if you power a PSoC<sup>™</sup> 4 MCU device with an unregulated external supply in your application, you can mark all the items of "Power (regulated external supply)" as N.A.

| Catalog                             | Item                                                                                                                           | Y/N/N.A. | Remark |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------|--------|
| Power                               | Is the voltage at the $V_{DDA}$ pin always greater than or equal to the voltages at the $V_{DDD}$ pins?                        |          |        |
|                                     | Is VDDIO ≤ VDDD ≤ VDDA?                                                                                                        |          |        |
| Power (unregulated external supply) | Are the power supply pin connections made in accordance with <b>Figure 1</b> ?                                                 |          |        |
|                                     | Are the 0.1- $\mu$ F and 1- $\mu$ F capacitors connected to each $V_{DDD}$ , $V_{DDIO}$ , $V_{DDA}$ , or $V_{DDR}$ pin?        |          |        |
|                                     | Are the voltages (including ripples) at the $V_{DDD}$ and $V_{DDA}$ pins in the range of 1.8 V to 5.5 V?                       |          |        |
|                                     | Is the $V_{\text{CCD}}$ pin connected to a 1- $\mu F$ capacitor and no other external load?                                    |          |        |
|                                     | Is the V <sub>CCD</sub> pin unconnected with an external supply?                                                               |          |        |
|                                     | Is the power supply on the V <sub>DDR</sub> pin higher than 1.9 V.                                                             |          |        |
| Power (regulated external supply)   | Are the power supply pin connections made in accordance with <b>Figure 2</b> ?                                                 |          |        |
|                                     | Are the 0.1- $\mu$ F and 1- $\mu$ F ceramic decoupling capacitors connected to each $V_{CCD}$ , $V_{DDD}$ , and $V_{DDA}$ pin? |          |        |
|                                     | Are the voltages (including ripples) at the $V_{DDD}$ and $V_{DDA}$ pins in the range of 1.71 V to 1.89 V?                     |          |        |
|                                     | Does your PSoC™ MCU device belong to non-Bluetooth® LE families?                                                               |          |        |
| Clocking                            | Is the external clock connected to EXT_CLK pin?                                                                                |          |        |
|                                     | Is the external clock's frequency less than or equal to 48 MHz (including tolerance)?                                          |          |        |
|                                     | Is the external clock's duty cycle from 45 percent to 55 percent?                                                              |          |        |
| Reset                               | Is the reset pin connection made in accordance with <b>Figure 8</b> ?                                                          |          |        |
| Programming and debugging           | Is the SWD connector's pin map in accordance with one of the pin maps in <b>Figure 10</b> or <b>Figure 11</b> ?                |          |        |
|                                     | Are the SWD signals connected to <b>SWD_CLK</b> pin and <b>SWD_DATA</b> pin?                                                   |          |        |
| GPIO pins                           | Is the assignment of your GPIO pins done in the sequence described in I/O Pin Selection?                                       |          |        |
|                                     | Is any GPIO pin's sink current lower than 8 mA?                                                                                |          |        |
|                                     | Is any GPIO pin's source current lower than 4 mA?                                                                              |          |        |
|                                     | Is the GPIO pins' total source current or sink current smaller than device capability?                                         |          |        |



## Appendix B - Schematic checklist

| Catalog               | Item                                                                                                                                                         | Y/N/N.A. | Remark |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|
|                       | Are Port 4,5,6,7 pins used according to <b>Port 4, 5, 6, and 7 GPIO Pins</b> ?                                                                               |          |        |
| Low-power comparators | Is the assignment of the low-power comparators' fixed pins in accordance with supported pins?                                                                |          |        |
| CTBm                  | Is the assignment of the CTBm's fixed pins in accordance with supported pins?                                                                                |          |        |
| SCB                   | Is the assignment of the SCB's fixed pins in accordance with the device datasheet?                                                                           |          |        |
| SAR ADC               | Is the connection of the bypass capacitor in accordance with supported pin?                                                                                  |          |        |
|                       | Is the acquisition time of each SAR ADC channel enough to keep the error less than 1/2 LSB?                                                                  |          |        |
| CAPSENSE™             | Are the pins with strong sink current kept away from the CAPSENSE™ pins (the space is more than three pins)?                                                 |          |        |
|                       | Is C <sub>MOD</sub> connected to <b>CMOD</b> (or <b>C_MOD</b> ) pin?                                                                                         |          |        |
|                       | Is C <sub>SH_TANK</sub> connected to <b>CTANK</b> (or <b>C_SH_TANK</b> ) pin?                                                                                |          |        |
|                       | Are the $C_{INT1}$ and $C_{INT2}$ capacitors connected for mutual capacitive sensing?                                                                        |          |        |
|                       | Are the CAPSENSE™ sensor, shield, Rx, and Tx signals selected based on recommendations provided in AN85951 – PSoC™ 4 and PSoC™ 6 MCU CAPSENSE™ design guide? |          |        |
| IDAC                  | Is the IDAC not being used by CAPSENSE™?                                                                                                                     |          |        |



#### References

### References

- [1] AN79953 Getting started with PSoC<sup>™</sup> 4
- [2] AN72845 Design guidelines for QFN packaged devices
- [3] AN86233 PSoC<sup>™</sup> 4 low-power modes and power reduction techniques
- [4] AN80994 PSoC<sup>™</sup> 3, PSoC<sup>™</sup> 4, and PSoC<sup>™</sup> 5LP EMC best practices and recommendations
- [5] AN57821 PSoC<sup>™</sup> 3, PSoC<sup>™</sup> 4, and PSoC<sup>™</sup> 5LP mixed-signal circuit board layout considerations
- [6] AN91445 Antenna design guide
- [7] AN91184 PSoC™ 4 Bluetooth® LE designing Bluetooth® LE applications
- [8] AN95089 PSoC™ 4/PRoC Bluetooth® LE crystal oscillator selection and tuning techniques
- [9] AN73854 PSoC<sup>™</sup> 3, PSoC<sup>™</sup> 4, and PSoC<sup>™</sup> 5LP introduction to bootloaders
- [10] CY8C4xxx, CYBLxxxx programming specifications
- [11] PSoC<sup>™</sup> 4 application notes
- [12] **PSoC™ 4 CAD** resources
- [13] **PSoC™ 4 device datasheets**
- [14] PSoC™ 4 technical reference manuals
- [15] PSoC™ 4 CAPSENSE™ design guide

The PSoC<sup>™</sup> 4 MCU kit schematics are good examples of how to incorporate PSoC<sup>™</sup> MCU into board schematics. It may be helpful to review the following kit schematics:

- [16] **CY8CKIT-040** PSoC<sup>™</sup> 4000 pioneer kit
- [17] **CY8CKIT-041-41XX** PSoC<sup>™</sup> 4100S CAPSENSE<sup>™</sup> pioneer kit
- [18] **CY8CKIT-042** PSoC<sup>™</sup> 4200 pioneer kit
- [19] **CY8CKIT-049 4xxx** PSoC<sup>™</sup> 4100/4200 prototyping kit
- [20] **CY8CKIT-042-BLE** PSoC<sup>™</sup> 4200 Bluetooth® LE pioneer kit
- [21] **CY8CKIT-044** PSoC<sup>™</sup> 4200M pioneer kit
- [22] CY8CKIT-043 PSoC<sup>™</sup> 4200M prototyping kit
- [23] **CY8CKIT-045S** PSoC<sup>™</sup> 4500S pioneer kit
- [24] CY8CKIT-046 PSoC<sup>™</sup> 4200L pioneer kit
- [25] CY8CKIT-147 PSoC™ 4100PS prototyping kit
- [26] CY8CKIT-149 PSoC<sup>™</sup> 4100S Plus prototyping kit
- [27] CY8CKIT-041S-MAX PSoC<sup>™</sup> 4100S Max pioneer kit
- [28] **CY8CKIT-148** PSoC<sup>™</sup> 4700S inductive sensing evaluation kit
- [29] **CY8CKIT-148-COIL** Inductive sensing coil breakout board



### References

On the kit webpage, scroll to the link Board Design Files.zip (Schematic, Layout, Gerber, and BOM). Note:



## **Revision history**

# **Revision history**

| Document version | Date of release | Description of changes                                                                                                                             |
|------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| **               | 2014-02-27      | New application note                                                                                                                               |
| *A               | 2014-10-07      | Changed the title to "PSoC <sup>™</sup> 4100/4200 Hardware Design<br>Considerations - AN88619" to address only PSoC <sup>™</sup> 4100/4200 devices |
|                  |                 | Corrected names and links for reference documents                                                                                                  |
|                  |                 | Added the latest references                                                                                                                        |
|                  |                 | Added the link for PSoC™ 4100/4200 SCH and PCB libraries                                                                                           |
| *B               | 2015-03-25      | Added a table to illustrate the differences between PSoC™ 4100 and PSoC™ 4200                                                                      |
|                  |                 | Added TQFP-48 descriptions                                                                                                                         |
|                  |                 | Added variable VDDA introduction                                                                                                                   |
|                  |                 | Added routed clock introduction in "Clocking" section                                                                                              |
|                  |                 | Updated PSoC <sup>™</sup> Creator Component snapshot per PSoC <sup>™</sup> Creator 3.1                                                             |
| *C               | 2015-05-26      | Updated for PSoC <sup>™</sup> 4100M/4200M device                                                                                                   |
|                  |                 | Updated template                                                                                                                                   |
|                  |                 | Changed the title                                                                                                                                  |
| *D               | 2015-10-15      | Updated the descriptions to accommodate all PSoC™ 4 device families                                                                                |
|                  |                 | Corrected SAR's clock frequency upper limits under different VREF pin                                                                              |
|                  |                 | connection scenarios                                                                                                                               |
|                  |                 | Refreshed the snapshots with PSoC™ Creator 3.2                                                                                                     |
|                  |                 | Corrected the $V_{\text{CCD}}$ pin capacitor value from 0.1 $\mu\text{F}$ to 1 $\mu\text{F}$                                                       |
|                  |                 | Clarified that HFCLK connection to pin is not available                                                                                            |
| *E               | 2016-01-29      | Added self-help section in the beginning of the document.                                                                                          |
|                  |                 | Added PSoC <sup>™</sup> 4 L-series information throughout the document.                                                                            |
|                  |                 | Updated Power Supply Diagram for PSoC™ 4 Bluetooth® LE.                                                                                            |
|                  |                 | Updated Checklist for PSoC™ 4 Bluetooth® LE and the V <sub>CCD</sub> pin usage.                                                                    |
|                  |                 | Added Cross References to Bluetooth® LE Documents.                                                                                                 |
| *F               | 2018-03-09      | Updated template                                                                                                                                   |
|                  |                 | Updated for PSoC™ 4100PS device                                                                                                                    |
|                  |                 | Updated Figure 4 and Figure 5                                                                                                                      |
|                  |                 | Updated PSoC <sup>™</sup> Resources with PSoC <sup>™</sup> 6 references                                                                            |
|                  |                 | Updated Related Documents with references to AN73854 and                                                                                           |
|                  |                 | Programming specification document                                                                                                                 |
| *G               | 2019-05-24      | Updated for PSoC™ 4500 device                                                                                                                      |
| *H               | 2020-05-06      | Updated Appendix B. PSoC™ 4100S Plus Flash memory, SRAM and Clocks, and add PSoC™ 4500S                                                            |
|                  |                 | Updated PSoC™ 4500 to PSoC™ 4500S                                                                                                                  |
| *                | 2021-09-23      | Updated with the information of PSoC™ 4100S Max device                                                                                             |
|                  |                 | Updated to Infineon template                                                                                                                       |
|                  |                 | . Added ModusToolbox™ software tool details                                                                                                        |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2021-09-23 Published by Infineon Technologies AG 81726 Munich, Germany

© 2021 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Go to www.cypress.com/support

Document reference 001-88619 Rev. \*I

#### IMPORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.