



### About this document

#### Scope and purpose

This document provides the endurance and data retention characterization of Infineon flash memory products.

#### **Table of contents**

| Abo             | out this document                                                                       | 1         |
|-----------------|-----------------------------------------------------------------------------------------|-----------|
| Tab             | le of contents                                                                          | 1         |
| 1               | Introduction                                                                            | 2         |
| 2               | Industrial standard trend – Program/Erase cycling and data retention                    | 3         |
| <b>3</b><br>3.1 | <b>Testing procedure for Program/Erase cycling and data retention</b><br>Test procedure | <b> 4</b> |
| 4               | Impact of Program/Erase cycling condition                                               | 7         |
| 5               | Factors affecting data retention lifetime after Program/Erase cycling                   |           |
| 5.1             | System field temperature (Program/Erase cycling and data storage)                       | 8         |
| 5.2             | Total number of Program/Erase cycles                                                    | 9         |
| 5.3             | Cycling Interval Time                                                                   | 9         |
| 6               | Considerations w.r.t field usage model                                                  | 11        |
| 6.1             | Case study 1                                                                            |           |
| 6.2             | Case study 2                                                                            |           |
| 7               | Error correcting code (ECC)                                                             | 13        |
| 8               | Summary                                                                                 | 14        |
| Rev             | ision history                                                                           | 15        |



## **1** Introduction

Nonvolatile flash memory technology is subject to physical degradation that can eventually lead to device failure. Vendors use two end-of-life parameters to specify the performance of reprogrammable nonvolatile memory: Program/Erase endurance and data retention. Understanding the practical meaning of these parameters and their inter-relationship allows a designer to properly assess the capabilities in order to meet the system performance and reliability requirements.

This application note provides a perspective on nonvolatile flash memory reliability testing methodology and discusses the influence of key factors in terms of Program/Erase endurance and data retention. It also provides information on reliable usage models using Infineon products related to industry standards.



Industrial standard trend - Program/Erase cycling and data retention

## 2 Industrial standard trend – Program/Erase cycling and data retention

JEDEC standard JESD22-A117 indicate that over-stressing a memory product during reliability evaluation will impact the data retention after Program/Erase cycling. This is not uncommon. Overstressing flash during pre-production and/or production tests can impact data retention of later operations.

JESD22-A117

4.1.2.4 Intentional delays between cycles

The degradation rate of EEPROM products may depend strongly on the cycling frequency.

This sentence indicates that significant overstress can excessively accelerate the degradation of nonvolatile flash memory performance. Design of high-reliability products based on a product usage model is a primary concern, especially for newer technologies. It is essential to comprehend the gap between the evaluation condition and field usage to adequately characterize the reliability of the application in the field. Understanding field usage models (cycling frequency per sector, temperature, etc.) and testing under the same conditions will avoid overstressing the device.



Testing procedure for Program/Erase cycling and data retention

## 3 Testing procedure for Program/Erase cycling and data retention

#### **3.1 Test procedure**

JEDEC qualification standards JESD47, JESD22-A117, and AEC-Q100 require evaluation samples to undergo both endurance stress and data retention stress after completing endurance.

For endurance cycling, JEDEC specifies four primary points:

- 1. The cycling time is limited to 500 hours of actual cycling operations, not including inserted bake times used in cycling delays.
- 2. One must follow the inserted bake delay guideline in JESD22-A117.
- 3. High-temperature bakes are not to be inserted during room temperature endurance.
- 4. The delays plus the cycling time itself must not add up to more than 500 hours at 85 degree Celsius during high- temperature endurance.

The assumption of JEDEC's cycling condition is 1.5 years at 55 degree Celsius, which is equivalent to 500 hours at 85 degree Celsius when the assumed cycling de-trapping Ea is 1.1 eV for Floating gate technology.

For AEC-Q100, the primary concern of the endurance condition is the customer usage model. It recommends understanding the customer usage model, including the targeted Program/Erase cycling count, period, and temperature, because automotive products typically require a tighter field usage model. Moreover, Cycling shall be performed at temperature T ≥ 85°C, with total cycling time not exceeding 15 percent of the accelerated product life. (For example, 10 years product life in field allows 1.5 years Program/Erase cycling period in field.)

In cycling methodology, Infineon implements cycling in proportions of 100%, 10%, 1%, and less than 1% Program/Erase cycling on the same unit. At a minimum, Program/Erase cycling time of 100% and 10% areas occupy each one-third of total Program/Erase cycling time. **Figure 1** shows an example of sector assignment. The assigned sector number for each Program/Erase cycling target are intended to meet the 500 hours Program/Erase cycling period. **Figure 2** shows the allocation of cycling condition and time as one of conditions.



#### Testing procedure for Program/Erase cycling and data retention



#### Figure 1 Example of Program/Erase Cycle Conditions in a Unit

| Program/Erase Cycling condition    |                                   | Accident a costor por a unit |                               | Cycling time per a condition |
|------------------------------------|-----------------------------------|------------------------------|-------------------------------|------------------------------|
| Target percentage                  | Target cycling count per a sector | Assigned sector per a unit   | Cycling Count per a condition | Cycling time per a condition |
| 100% Program/Erase cycling         | 100k Program /Erase cycles        | 2 sectors                    | 200k Program /Erase cycles    | Over 1/3 of 500 hours        |
| 10% Program/Erase cycling          | 10k Program /Erase cycles         | 20 sectors                   | 200k Program /Erase cycles    | Over 1/3 of 500 hours        |
| ess than 10% Program/Erase cycling | 1k Program /Erase cycles          | 40 sectors                   | 40k Program /Erase cycles     | [                            |
|                                    | 100 Program /Erase cycles         | 80 sectors                   | 8k Program /Erase cycles      | Less than 1/3 of 500 hours   |
|                                    | 10 Program /Erase cycles          | 80 sectors                   | 0.8k Program /Erase cycles    |                              |
|                                    |                                   |                              |                               |                              |
|                                    |                                   | Total                        | 448.8k Program/Erase cycles   | 500 hours                    |
|                                    |                                   |                              |                               |                              |

#### Figure 2 Program/Erase cycling condition, allocation, and time

#### Note: Sector or block assignment depends on the specific product.

According to the JEDEC JESD47 specification, data retention lifetime for 100 percent Program/Erase cycling is required to meet 10 hours at 125 degree Celsius, and 10 percent Program/Erase cycling to meet 100 hours at 125 degree Celsius is equivalent with over 10 years at 55 degree Celsius in field when activation energy is 1.1 eV.) Data pattern during Data retention bake uses ChecKerBoarD(CKBD), Reverse-ChecKerBoarD(RCKBD), or Random. As an engineering study, data retention bake time is routinely extended to characterize the ability of data retention after Program/Erase cycling.



Testing procedure for Program/Erase cycling and data retention



Figure 3 Data retention bake target



Impact of Program/Erase cycling condition

#### Impact of Program/Erase cycling condition 4

This section uses a simplified MirrorBit<sup>™</sup> cell structure as a model and data. However, as a phenomenon, it is common both for NOR/NAND Flash Floating Gate technology and NOR Flash MirrorBit<sup>™</sup> technology. Diminished data retention is possible with both NOR and NAND Flash because of high-frequency program/erase cycles to the same sectors.

The ideal program state of a flash memory MirrorBit<sup>™</sup> cell is to have all stored electrons within the specific area of the Nitride layer of the cell as shown in Figure 4 (a simplified rendering). Electrons are not de-trapped (diffused) easily from the Nitride layer, resulting in good data retention performance. In cases where Program/Erase is repeated rapidly, perhaps by using only a few sectors, the excess trapped electrons located near the Nitride layer increase significantly as shown in **Figure 5**. Those excess trapped electrons are easily detrapped (diffused) and cause poorer data retention performance. If the product is run to a maximum cycle count (100 percent) in a days or even just a few hours, excess trapped electrons near the Nitride layer are accumulative due to the lack of a normal de-trapping effect between cycles. A higher cycling rate prevents relaxation recovery and it is a direct result of cycling overstress.



Blue dots are electrons in the Nitride layer. Red dots are trapped electrons around the Nitride layer Note: (ex, Oxide).



#### Factors affecting data retention lifetime after Program/Erase cycling

5

## Factors affecting data retention lifetime after Program/Erase cycling

Post-Cycling Data retention is determined by three main parameters:

- 1. System Field Temperature (Program/Erase Cycling and Data Storage)
- 2. Total number of Program/Erase Cycles
- 3. Cycling Interval Time

These factors can significantly impact the retention lifetime after Program/Erase cycling. To ensure that the reliability design of the product is suitable for a particular customer application, a good understanding of these parameters is essential.

## 5.1 System field temperature (Program/Erase cycling and data storage)

Temperature is a significant modifier for endurance and data retention. One cannot universally assume that a part will work for its entire lifetime of 10 to 20 years by simply assuming a field average temperature such as 55 degree Celsius. In fact, there are a variety of temperature profiles based on real-world applications. Most of the time, a continuous high or low temperature is not typical for most applications. There is always a distribution of use at different temperatures. However, an average use temperature can be calculated from a complex temperature profile through the Arrhenius equation. Higher temperatures increase the impact to the average field temperature even if the actual time spent at the high temperature is small. Again, lower storage temperatures can increase retention lifetime while higher storage temperatures can decrease it significantly.





Data retention time vs. field average temperature

$$At = \exp\left[\left(\frac{Ea}{kb}\right) \times \left(\frac{1}{T_{field}} - \frac{1}{T_{reference}}\right)\right]$$

$$Lifetime_{_{FieldTemp}} = At \times (Lifetime_{_{55^{\circ}C}})$$

At: Acceleration temperature factor

Ea: MB activation energy: 1.2eV, Note: FG: 1.1eV

kb: Boltzmann constant= 8.62 1E-5 eV/K,

Application Note



Factors affecting data retention lifetime after Program/Erase cycling

Tfield: Field average temperature (°C) + 273 K,

Treference: 55 (°C) + 273 K

Lifetime field: Data retention lifetime (years)

Lifetime 55 °C: Base points, 1/2/10/20 years at 55°C

Note: Assumptions are 1, 2, 10, and/or 20 years after Program/Erase cycling such as 10k or 100k cycles at 55 degree Celsius.

#### 5.2 Total number of Program/Erase cycles

There is a trade-off between the Program/Erase cycling count and subsequent Data Retention capability. The larger the Program/Erase cycling count, the smaller the subsequent Data Retention after the completion of Program/Erase cycling. In general, they are inversely proportional; that is, if the number of Program/Erase cycles are increased by about one order (10x) of magnitude, it results in subsequent Data retention of about one order smaller (1/10x) of magnitude.



Figure 7 Relationship between data retention and Program/Erase cycling

The plotted lines are based on 1/2/10/20 year lifetime after 10k Program/Erase cycles at 55 °C.

### 5.3 Cycling Interval Time

The endurance specification of a flash device should be evaluated in terms of the projected in-system rate of erasure for any given sector. The sectors used for data logging may rapidly accumulate erase cycles depending on the frequency and size of the data being captured. Such use may ultimately lead to those sectors failing first. As such, the shorter the Program/Erase interval time between Program/Erase cycles, the worse the data retention. Longer interval times between Program/Erase cycles can de-trap the excess trapped electrons between Program/Erase cycles, resulting in better data retention. **Figure 8** shows an example of the retention lifetime over a variety of interval times, assuming 20 years retention lifetime after 10k Program/Erase cycles at an average of 55 degree Celsius cycling, under JEDEC test conditions.



#### Factors affecting data retention lifetime after Program/Erase cycling



Figure 8 Retention lifetime vs. interval time between cycles of 10k Program/Erase cycling

Base plot of red dot is 20 years retention lifetime after 10k Program/Erase cycles at 55 degree Celsius under JEDEC test condition.

The slope of interval dependency came from empirically collected data.

The following interpretation applies to Figure 8:

- Assume that the time required to complete 10k Program/Erase cycling is spread over 20 years at 55 degree Celsius in field. (1~2 Program/Erase cycles per day)
- Average interval time between Program/Erase cycles = 20 (years) x 8760 (hours per a year) x 3600 (seconds per hour) / 10000 (Program/Erase cycles) = 63072 (seconds)
- Calculated Retention lifetime = 110.5 (years) at 55 degree Celsius
- Total product lifetime = 20 (years for Program/Erase cycling period) + 110.5 (years for data retention after 10k Program/Erase cycles) = 130.5 (years)
- Slope between data retention and interval time = 0.66

*Note:* The assumption uses an average interval time between Program/Erase cycles. In field usage, there is a biased frequency about interval time between Program/Erase cycles.



Considerations w.r.t field usage model

## 6 Considerations w.r.t field usage model

As a prerequisite, the baseline expectation for data retention is two years after 100k Program/Erase cycles at 55 degree Celsius and 20 years after 10k Program/Erase cycles at 55 degree Celsius in this section. Here, we present case studies for the usage models based on these assumptions.

#### 6.1 Case study 1

**Figure 9** shows two representative curves. One is the retention lifetime after 10k Program/Erase cycles at each field average temperature and another one is the retention lifetime after 100k Program/Erase cycles at each field average temperature, based on a 1.5 year of Program/Erase cycling period (10k or 100k cycles will have completed at 1.5 years). This results in a cycling interval time for 10k Program/Erase cycling of 1.314 hours and 100k Program/Erase cycling of 7.884 minutes.



Figure 9 Retention Lifetime at Each Field Temperature versus Program/Erase Cycles by Each Interval Time

- The bright green dot shows 10 years of data retention after 2728 Program/Erase cycles at 85°C.
- Over 10 years of data retention is achieved when one assumes less than 65 degree Celsius average field temperature for 10k Program/ Erase cycles.
- Over 1 year of data retention is achieved when one assumes less than 65 degree Celsius average field temperature for 100k Program/ Erase cycles.

#### 6.2 Case study 2

The retention lifetime after Program/Erase cycling becomes better when one considers a longer interval time between Program/Erase cycles. As an example, **Figure 9** becomes **Figure 10** when 10k and 100k Program/Erase cycles are completed over a 10 year or 20 year period.

#### Assumption of 10 years Program/Erase cycling period

10k Program/Erase cycling case – 8.76 hours interval time between Program/Erase cycles

100k Program/Erase cycling case – 52.56 minutes interval time between Program/Erase cycles



#### Considerations w.r.t field usage model

#### Assumption of 20 years Program/Erase cycling period

10k Program/Erase cycling case – 17.52 hours interval time between Program/Erase cycles

100k Program/Erase cycling case – 1.752 hours interval time between Program/Erase cycles

*Note: Interval time is approximate.* 



## Figure 10 Retention lifetime at each field temperature vs. Program/Erase cycles by each interval time

- The bright green dot shows 10 years of data retention after 10k Program/ Erase cycles at 85 degree Celsius when the Program/ Erase cycling period is distributed over 10years.
- Over 10 years of data retention is achieved after 10k Program/Erase cycling when one assumes less than 85 degree Celsius average field temperature and Program/Erase cycling performed over 10 years.
- Over 10 years of data retention is achieved after 100k Program/Erase cycles when one assumes less than 57 degree Celsius average field temperature and Program/Erase cycling performed over 20 years.

Data retention becomes better if the usage model takes a longer Program/Erase interval time and/or longer Program/Erase cycling period. Infineon guarantees minimum retention lifetime after Program/Erase cycling with proper Program/ Erase cycling period based on the evaluated data for using the JEDEC test procedure. Infineon can provide the possibility and/or ability of data retention after Program/Erase cycling based on more detailed usage model analysis and empirical data if a realistic usage mode in field is provided.



**Error correcting code (ECC)** 

#### Error correcting code (ECC) 7

ECC can significantly improve the quality and reliability of NOR Flash family products, as shown in Figure 11. For ultra-high quality and reliability applications, it is recommended to use ECC to improve the reliability and data retention dramatically.

As shown in Figure 11, it allows a 1E-08 RBER (raw bit failure rate) to meet 10 ppm unit failure rate when 1-bit ECC per 32 bytes is used.



Unit failure rate vs. RBER Figure 11



**Summary** 

#### 8 **Summary**

Endurance and data retention specifications are to be used as guidelines for designers to assess the ability of specific flash devices to meet end-of-life application requirements. Endurance and data retention are interdependent parameters. The effect of Program/Erase cycling can be mitigated by manipulation of how repetitively captured data is physically stored in flash memory array.

Data retention is a cell-level specification that indicates how long data can be expected to be reliably retrieved following programming under the usage model. The factors of endurance, system temperature in field, total number of Program/Erase cycling, and cycling interval time between Program/Erase cycles combined characterize the capability of flash memory. It should be noted that these factors can be controlled at the system level, provided that a good understanding of key factors is achieved.

If your application has a complex temperature profile, usage model, and/or utilizes stringent conditions, contact Infineon to obtain assistance to calculate data retention.



**Revision history** 

| Document version | Date of release | Description of Changes                                       |
|------------------|-----------------|--------------------------------------------------------------|
| **               | 2017-03-21      | New application note.                                        |
| *A               | 2017-05-29      | Removed "confidential" marking from the footer               |
|                  |                 | Corrected tab in Figure 6                                    |
|                  |                 | Optimized tab in Figure 7                                    |
|                  |                 | Optimized to show the explanation of right side for Figure10 |
| *В               | 2021-04-19      | Updated to Infineon template                                 |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2021-04-19 Published by Infineon Technologies AG 81726 Munich, Germany

© 2021 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Go to www.cypress.com/support

Document reference 002-17979 Rev. \*B

#### IMPORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of noninfringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.