











#### Low dropout linear voltage regulator

#### **Features**

- Wide input voltage range from 3.0 V to 40 V
- Fixed output voltage 5 V
- Output voltage accuracy ≤ ±2%
- · Output current capability up to 500 mA
- Ultra low current consumption, typical 20 µA
- · Very low dropout voltage, typical 100 mV at output currents below 100 mA
- Stable with ceramic output capacitor of 1 μF
- Reset output
- · Overtemperature shutdown
- · Output current limitation
- Wide temperature range
- Green Product (RoHS-compliant)

## **Potential applications**

- Automotive or other supply systems that are connected to the battery permanently
- Automotive supply systems that need to operate in cranking condition

#### **Product validation**

Qualified for automotive applications.

Product validation according to AEC-Q100.

#### Description

The OPTIREG™ linear TLS850C2TEV50 is a linear voltage regulator with high performance, very low dropout voltage and very low quiescent current.

With an input voltage range of 3 V to 40 V and very low quiescent current of only 20  $\mu$ A, this regulator is perfectly suitable for automotive or other supply systems permanently connected to the battery.

The new loop concept combines fast regulation and very high stability while requiring only one small ceramic capacitor of 1  $\mu$ F at the output. At output currents below 100 mA the device has a very low dropout voltage of only 100 mV. The operating range starts at an input voltage of only 3 V (extended operating range). This makes the TLS850C2TEV50 suitable for automotive systems that need to operate during cranking condition.

The reset feature supervises the output voltage, including undervoltage reset and delayed reset at power-on.

Internal protection features such as output current limitation and overtemperature shutdown, protect the device from immediate damage caused by failure such as output shorted to GND, overcurrent or overtemperature conditions.

#### **External components**

An input capacitor  $C_{\rm Q}$  is recommended to compensate for line influences. The output capacitor  $C_{\rm Q}$  is necessary for the stability of the regulating circuit. The TLS850C2TEV50 is designed to be stable with low ESR ceramic capacitors.

| Туре          | Package    | Marking  |
|---------------|------------|----------|
| TLS850C2TEV50 | PG-TO252-5 | 850C2V50 |







## **Datasheet**





# **Table of contents**

|       | Features                                                | 1  |
|-------|---------------------------------------------------------|----|
|       | Potential applications                                  | 1  |
|       | Product validation                                      | 1  |
|       | Description                                             | 1  |
|       | Table of contents                                       | 2  |
| 1     | Block diagram                                           | 3  |
| 2     | Pin configuration                                       |    |
| 2.1   | Pin assignment                                          |    |
| 2.2   | Pin definitions and functions                           |    |
| 3     | General product characteristics                         | 5  |
| 3.1   | Absolute maximum ratings                                |    |
| 3.2   | Functional range                                        |    |
| 3.3   | Thermal resistance                                      |    |
| 4     | Block description and electrical characteristics        | 8  |
| 4.1   | Voltage regulation                                      | 8  |
| 4.2   | Typical performance characteristics voltage regulator   | 11 |
| 4.3   | Current consumption                                     | 14 |
| 4.4   | Typical performance characteristics current consumption | 15 |
| 4.5   | Reset function                                          | 16 |
| 4.6   | Typical performance characteristics reset               | 19 |
| 5     | Application information                                 | 20 |
| 5.1   | Application diagram                                     | 20 |
| 5.2   | Selection of external components                        | 20 |
| 5.2.1 | Input pin                                               | 20 |
| 5.2.2 | Output pin                                              | 20 |
| 5.3   | Thermal considerations                                  | 21 |
| 5.4   | Reverse polarity protection                             | 21 |
| 5.5   | Further application information                         | 21 |
| 6     | Package information                                     | 22 |
| 7     | Revision history                                        | 23 |
|       | Disclaimer                                              | 24 |

1 Block diagram



# 1 Block diagram



Figure 1 Block diagram

## **Datasheet**

2 Pin configuration



# 2 Pin configuration

# 2.1 Pin assignment



Figure 2 Pin configuration

# 2.2 Pin definitions and functions

| Pin  | Symbol | Function                                                                                                                                 |
|------|--------|------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | I      | Input                                                                                                                                    |
|      |        | It is recommended to place a small ceramic capacitor to GND, close to the pins, in order to compensate line influences.                  |
| 2    | D      | Reset delay timing                                                                                                                       |
|      |        | Connect a ceramic capacitor to GND for adjusting the reset delay time.                                                                   |
|      |        | Leave open if the reset function is not needed.                                                                                          |
| 3    | GND    | Ground                                                                                                                                   |
| 4    | RO     | Reset output (integrated pull-up resistor to Q)                                                                                          |
|      |        | Open collector output.                                                                                                                   |
|      |        | Leave open if the reset function is not needed.                                                                                          |
| 5    | Q      | Output                                                                                                                                   |
|      |        | Connect output capacitor $C_Q$ to GND close to the pin, respecting the values specified for its capacitance and ESR in Functional range. |
| Heat | _      | Heat slug                                                                                                                                |
| slug |        | Connect to heatsink area.                                                                                                                |
|      |        | Connect to GND.                                                                                                                          |

#### **Datasheet**

3 General product characteristics



## **3** General product characteristics

## 3.1 Absolute maximum ratings

## Table 1 Absolute maximum ratings 1)

 $T_i = -40$ °C to 150°C; all voltages with respect to ground (unless otherwise specified)

| Parameter                 | Symbol                  | Values |      |      | Unit | Note or Test Condition                       | Number  |
|---------------------------|-------------------------|--------|------|------|------|----------------------------------------------|---------|
|                           |                         | Min.   | Тур. | Max. |      |                                              |         |
| Input I                   |                         | '      |      |      |      |                                              |         |
| Voltage                   | V <sub>I</sub>          | -0.3   | _    | 45   | V    | -                                            | P_3.1.1 |
| Output Q, reset output RC | )                       |        |      |      |      |                                              | •       |
| Voltage                   | $V_{\rm Q}, V_{\rm RO}$ | -0.3   | _    | 7    | V    | -                                            | P_3.1.2 |
| Reset delay D             |                         |        |      |      |      |                                              | •       |
| Voltage                   | $V_{D}$                 | -0.3   | _    | 7    | V    | -                                            | P_3.1.4 |
| Temperatures              |                         |        |      |      |      |                                              |         |
| Junction temperature      | $T_{\rm j}$             | -40    | _    | 150  | °C   | -                                            | P_3.1.5 |
| Storage temperature       | $T_{\rm stg}$           | -55    | _    | 150  | °C   | -                                            | P_3.1.6 |
| ESD absorption            |                         |        |      |      |      |                                              | •       |
| ESD susceptibility        | V <sub>ESD,HBM</sub>    | -2     | _    | 2    | kV   | <sup>2)</sup> Human Body Model (HBM)         | P_3.1.7 |
| ESD susceptibility        | V <sub>ESD,CDM</sub>    | -750   | _    | 750  | V    | 3) Charged Device Model<br>(CDM) at all pins | P_3.1.8 |

<sup>1)</sup> Not subject to production test, specified by design.

#### Notes:

- **1.** Exceeding the absolute max ratings may cause permanent damage to the device and affects the device's reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as operation outside the normal operating range. Protection functions are not designed for continuous repetitive operation.

<sup>2)</sup> ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5 k $\Omega$ , 100 pF)

<sup>3)</sup> ESD susceptibility, Charged Device Model "CDM" ESDA STM5.3.1 or ANSI/ESD S.5.3.1

#### **Datasheet**

3 General product characteristics



## 3.2 Functional range

## Table 2 Functional range

 $T_i$  = -40°C to 150°C; all voltages with respect to ground (unless otherwise specified)

| Parameter                                        | Symbol               | Values                                  |      |      | Unit | Note or Test Condition | Number  |
|--------------------------------------------------|----------------------|-----------------------------------------|------|------|------|------------------------|---------|
|                                                  |                      | Min.                                    | Тур. | Max. |      |                        |         |
| Input voltage range                              | V <sub>I</sub>       | V <sub>Q,nom</sub><br>+ V <sub>dr</sub> | _    | 40   | V    | 1)                     | P_3.2.1 |
| Extended input voltage range                     | V <sub>I,ext</sub>   | 3.0                                     | _    | 40   | V    | 2)                     | P_3.2.2 |
| Capacitance of output capacitor for stability    | $C_{Q}$              | 1                                       | _    | _    | μF   | 3) 4)                  | P_3.2.4 |
| Equivalent series resistance of output capacitor | ESR(C <sub>Q</sub> ) | -                                       | _    | 50   | Ω    | 3)                     | P_3.2.6 |
| Junction temperature                             | Tj                   | -40                                     | _    | 150  | °C   | -                      | P_3.2.7 |

<sup>1)</sup> Output current is limited internally and depends on the input voltage, see electrical characteristics for more details.

Note:

Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the electrical characteristics table.

<sup>2)</sup> If  $V_{l,\text{ext,min}} \le V_l \le V_{Q,\text{nom}} + V_{dr}$ , then  $V_Q = V_l - V_{dr}$ . If  $V_l < V_{l,\text{ext,min}}$ , then  $V_Q$  can drop to 0 V.

<sup>3)</sup> Not subject to production test, specified by design.

<sup>4)</sup> The minimum output capacitance requirement is applicable for a worst case capacitance tolerance of 30%.

#### **Datasheet**

3 General product characteristics



## 3.3 Thermal resistance

**Note**: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to

www.jedec.org.

## Table 3 Thermal resistance

| Parameter           | Symbol     | Values |      |      | Unit | Note or Test Condition                                        | Number   |
|---------------------|------------|--------|------|------|------|---------------------------------------------------------------|----------|
|                     |            | Min.   | Тур. | Max. |      |                                                               |          |
| Junction to case    | $R_{thJC}$ | _      | 3.1  | _    | K/W  | 1)                                                            | P_3.3.11 |
| Junction to ambient | $R_{thJA}$ | _      | 26   | _    | K/W  | 1) 2) 2s2p board                                              | P_3.3.12 |
| Junction to ambient | $R_{thJA}$ | _      | 101  | _    | K/W  | 1) 3) 1s0p board, footprint only                              | P_3.3.13 |
| Junction to ambient | $R_{thJA}$ | -      | 48   | _    | K/W  | 1) 3) 1s0p board, 300 mm <sup>2</sup><br>heatsink area on PCB | P_3.3.14 |
| Junction to ambient | $R_{thJA}$ | _      | 39   | _    | K/W  | 1) 3) 1s0p board, 600 mm <sup>2</sup><br>heatsink area on PCB | P_3.3.15 |

<sup>1)</sup> Not subject to production test, specified by design.

Specified  $R_{thJA}$  value is according to JEDEC JESD-51-2,-5,-7 at natural convection on FR4 2s2p board. The product (chip + package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 2 inner copper layers (2 × 70  $\mu$ m Cu, 2 × 35  $\mu$ m Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.

<sup>3)</sup> Specified  $R_{\text{th}JA}$  value is according to JEDEC JESD 51-3 at natural convection on FR4 1s0p board. The product (chip + package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 1 copper layer (1 × 70  $\mu$ m Cu).

#### **Datasheet**

4 Block description and electrical characteristics



## 4 Block description and electrical characteristics

## 4.1 Voltage regulation

The output voltage  $V_Q$  is divided by a resistor network. The TLS850C2TEV50 compares this fractional voltage to an internal voltage reference and drives the pass transistor accordingly.

The control loop stability depends on the following factors:

- Output capacitor C<sub>O</sub>
- Load current
- Chip temperature
- Internal circuit design

#### **Output capacitor**

To ensure stable operation, the capacitance of the output capacitor and its equivalent series resistance (ESR) requirements as specified in Functional range must be maintained. The output capacitor must be sized according to the requirements of the application to be able to buffer load steps.

#### Input capacitors, reverse polarity protection diode

An input capacitor  $C_1$  is recommended to compensate for line influences.

In order to block influences such as pulses and high frequency distortion at the input, an additional reverse polarity protection diode and a combination of several capacitors for filtering should be used. Connect the capacitors close to the component's terminals.

#### Smooth ramp-up

In order to prevent overshoots during startup, a smooth ramp-up function is implemented. This ensures a reduced output voltage overshoot during startup, mostly independent from load and output capacitance.

#### **Output current limitation**

If the load current exceeds the specified limit, due to a short-circuit for example, then the device limits the output current and the output voltage decreases.

#### Overtemperature shutdown

The overtemperature shutdown circuit prevents the device from immediate destruction in case of a fault condition, for example due to a permanent short-circuit at the output, by switching off the power stage. After the device has cooled down, the regulator restarts. This leads to an oscillatory behavior of the output voltage until the fault is removed. However, any junction temperature above 150°C is outside the maximum ratings and therefore significantly reduces the lifetime of the device.

## **Datasheet**



4 Block description and electrical characteristics



Figure 3 Voltage regulation



Figure 4 Output voltage versus input voltage

## **Datasheet**





## Table 4 Electrical characteristics voltage regulator

 $T_{\rm j}$  = -40°C to 150°C,  $V_{\rm l}$  = 13.5 V, all voltages with respect to ground (unless otherwise specified). Typical values are given at  $T_{\rm j}$  = 25°C

| Parameter                                | Symbol                 |      | Values | <b>5</b> | Unit | <b>Note or Test Condition</b>                                                                                             | Number   |
|------------------------------------------|------------------------|------|--------|----------|------|---------------------------------------------------------------------------------------------------------------------------|----------|
|                                          |                        | Min. | Тур.   | Max.     |      |                                                                                                                           |          |
| Output voltage accuracy                  | $V_{\mathbb{Q}}$       | 4.9  | 5.0    | 5.1      | V    | $0.05 \text{ mA} \le I_{\text{Q}} \le 500 \text{ mA}$<br>$6.1 \text{ V} \le V_{\text{I}} \le 28 \text{ V}$                | P_4.1.1  |
| Output voltage accuracy                  | $V_{Q}$                | 4.9  | 5.0    | 5.1      | V    | $0.05 \text{ mA} \le I_Q \le 250 \text{ mA}$<br>$5.6 \text{ V} \le V_1 \le 40 \text{ V}$                                  | P_4.1.2  |
| Dropout voltage $V_{dr} = V_I - V_Q$     | V <sub>dr</sub>        | _    | 250    | 500      | mV   | <sup>1)</sup> I <sub>Q</sub> = 250 mA                                                                                     | P_4.1.8  |
| Dropout voltage $V_{dr} = V_{I} - V_{Q}$ | V <sub>dr</sub>        | _    | 100    | 200      | mV   | <sup>1)</sup> I <sub>Q</sub> = 100 mA                                                                                     | P_4.1.10 |
| Power supply ripple rejection            | PSRR                   | _    | 60     | _        | dB   | $^{2)}$ $f_{\text{ripple}} = 100 \text{ Hz}$<br>$V_{\text{ripple}} = 0.5 V_{\text{pp}}$<br>$I_{\text{Q}} = 10 \text{ mA}$ | P_4.1.11 |
| Other electrical characterist            | ics                    |      |        |          |      |                                                                                                                           |          |
| Output current limitation                | I <sub>Q,max</sub>     | 501  | 750    | 1100     | mA   | 0 V < V <sub>Q</sub> < V <sub>Q,nom</sub> - 0.1 V                                                                         | P_4.1.27 |
| Load regulation steady-state             | $\Delta V_{ m Q,load}$ | -15  | -5     | _        | mV   | $I_{\rm Q}$ = 0.05 mA to 500 mA<br>$V_{\rm I}$ = 6.5 V                                                                    | P_4.1.31 |
| Line regulation steady-state             | $\Delta V_{ m Q,line}$ | _    | 1      | 10       | mV   | $V_1 = 8 \text{ V to } 32 \text{ V}$<br>$I_Q = 5 \text{ mA}$                                                              | P_4.1.32 |
| Overtemperature shutdown threshold       | $T_{\rm j,sd}$         | 151  | 175    | 200      | °C   | <sup>2)</sup> T <sub>j</sub> increasing                                                                                   | P_4.1.33 |
| Overtemperature shutdown                 | $T_{\rm j,sdh}$        | -    | 15     | -        | K    | <sup>2)</sup> T <sub>j</sub> decreasing                                                                                   | P_4.1.34 |

<sup>1)</sup> Measured when the output voltage  $V_{\mathbb{Q}}$  has dropped by 100 mV while input voltage was gradually decreased.

threshold hysteresis

<sup>2)</sup> Not subject to production test, specified by design.

## **Datasheet**

4 Block description and electrical characteristics



# 4.2 Typical performance characteristics voltage regulator

Output voltage  $V_Q$  versus junction temperature  $T_i$ 



Maximum output current  $I_Q$  versus input voltage  $V_I$ 



Dropout voltage  $V_{dr}$  versus junction temperature  $T_i$ 



Dropout voltage  $V_{dr}$  versus output current  $I_{O}$ 



11

## **Datasheet**





# Load regulation $\Delta V_{\rm Q,load}$ versus output current change $I_{\rm O}$



# Output voltage $V_Q$ versus input voltage $V_I$



# Line regulation $\Delta V_{\rm Q,line}$ versus input voltage $V_{\rm I}$



# Power supply ripple rejection *PSRR* versus ripple frequency *f*



## **Datasheet**





Equivalent series resistance of output capacitor  $ESR(C_Q)$  versus output current  $I_Q$ 



## **Datasheet**

4 Block description and electrical characteristics



# 4.3 Current consumption

## Table 5 Electrical characteristics current consumption

 $T_{\rm j}$  = -40°C to 150°C,  $V_{\rm l}$  = 13.5 V, all voltages with respect to ground (unless otherwise specified). Typical values are given at  $T_{\rm j}$  = 25°C

| Parameter               | Symbol | Values |      |      | Unit | Note or Test Condition           | Number   |
|-------------------------|--------|--------|------|------|------|----------------------------------|----------|
|                         |        | Min.   | Тур. | Max. |      |                                  |          |
| Current consumption     | Iq     | _      | 20   | 30   | μΑ   | $I_{\rm Q} = 0.05  \rm mA$       | P_4.5.11 |
| $I_{q} = I_{I} - I_{Q}$ |        |        |      |      |      | $T_{\rm j} = 25^{\circ}\text{C}$ |          |
| Current consumption     | Iq     | _      | 23   | 36   | μΑ   | I <sub>Q</sub> = 0.05 mA         | P_4.5.12 |
| $I_q = I_1 - I_Q$       |        |        |      |      |      | T <sub>j</sub> < 125°C           |          |
| Current consumption     | Iq     | _      | 25   | 42   | μΑ   | $I_{Q} = 500 \text{ mA}$         | P_4.5.13 |
| $I_q = I_1 - I_Q$       | '      |        |      |      |      | T <sub>j</sub> < 125°C           |          |

<sup>1)</sup> Not subject to production test, specified by design.

## **Datasheet**

4 Block description and electrical characteristics



# 4.4 Typical performance characteristics current consumption

Current consumption  $I_q$  versus output current  $I_Q$ 



Current consumption  $I_q$  versus input voltage  $V_I$ 



Current consumption  $I_q$  versus junction temperature  $T_i$ 



#### **Datasheet**

4 Block description and electrical characteristics



## 4.5 Reset function

The reset function monitors the output voltage  $V_Q$  and indicates a potential imminent loss of power. This then allows enough time for the system to shut down or do the transition into a safe state. To meet the requirements of the application, some reset parameters can be adjusted by measures described below.

#### **Output undervoltage reset**

The reset output RO is an open collector stage. It is internally pulled up to  $V_Q$  via a resistor,  $R_{RO,int}$  (Table 6). In case of an undervoltage event at  $V_Q$ , RO is pulled to "low". This signal can then be used to reset a microcontroller during low supply voltage.

## Optional reset output pull-up resistor R<sub>RO,ext</sub>

Although the reset output RO is an open collector output with an integrated pull-up resistor, an additional external pull-up resistor can be added to the output Q, if needed. Table 6 specifies a minimum value for the external resistor  $R_{\text{RO,ext}}$  for this option.

## Power-on reset delay time

The power-on reset delay time  $t_{\rm rd}$  allows a microcontroller and oscillator to start up. This delay time is the time interval from exceeding the reset switching threshold  $V_{\rm RT,high}$  until the reset is released by switching the reset output RO from "low" to "high". The power-on reset delay time  $t_{\rm rd}$  is defined by an external delay capacitor  $C_{\rm D}$  connected to pin D. The delay capacitor charge current  $I_{\rm D,ch}$  charges  $C_{\rm D}$  by starting from  $V_{\rm D}=0$  V.

If the application requires a power-on reset delay time  $t_{rd}$  that differs from the default value specified in Table 6, then the required value of the delay capacitor can be derived from the specified value and the desired power-on delay time as follows:

$$C_D = \frac{t_{rd}}{t_{rd,100\,nF}} \cdot C_{D,100\,nF} \tag{1}$$

#### where

- C<sub>D</sub>: required capacitance of the delay capacitor
- t<sub>rd</sub>: desired power-on reset delay time
- $t_{\rm rd.100~nF}$ : Power-on reset delay time (Table 6) for  $C_{\rm D}=100~{\rm nF}$  as specified in the datasheet

For a precise calculation, the tolerance of the delay capacitor must also be considered.

#### **Reset reaction time**

The reset reaction time ensures that short undervoltage spikes do not trigger an unwanted reset "low" signal. The reset reaction time  $t_{\rm rr,total}$  comprises the internal reaction time  $t_{\rm rr,int}$  and the discharge time  $t_{\rm rr,d}$  defined by the external delay capacitor  $C_{\rm D}$ . Therefore, the total reset reaction time becomes:

$$t_{rr,total} = t_{rr,int} + t_{rr,d} \tag{2}$$

#### where

- *t*<sub>rr.total</sub>: Reset reaction time
- t<sub>rr int</sub>: Internal reset reaction time
- t<sub>rr,d</sub>: Delay capacitor discharge time

## **Datasheet**



4 Block description and electrical characteristics



Figure 5 Timing diagram reset

## **Datasheet**





## Table 6 Electrical characteristics reset

 $T_{\rm j}$  = -40°C to 150°C,  $V_{\rm l}$  = 13.5 V, all voltages with respect to ground (unless otherwise specified). Typical values are given at  $T_{\rm j}$  = 25°C,  $V_{\rm l}$  = 13.5 V.

| Parameter                                                | Symbol                | Values |      |      | Unit | <b>Note or Test Condition</b>                                                           | Number    |
|----------------------------------------------------------|-----------------------|--------|------|------|------|-----------------------------------------------------------------------------------------|-----------|
|                                                          |                       | Min.   | Тур. | Max. |      |                                                                                         |           |
| Output undervoltage reset                                |                       |        | •    |      |      |                                                                                         |           |
| Output undervoltage reset upper switching threshold      | V <sub>RT,high</sub>  | 4.55   | 4.70 | 4.85 | V    | $V_{Q}$ increasing                                                                      | P_4.14.1  |
| Output undervoltage reset lower switching threshold      | $V_{\rm RT,low}$      | 4.45   | 4.60 | 4.75 | V    | V <sub>Q</sub> decreasing                                                               | P_4.14.2  |
| Reset output RO                                          |                       |        |      |      |      |                                                                                         |           |
| Reset output "low" voltage                               | $V_{\rm RO,low}$      | -      | 0.2  | 0.4  | V    | $1 \text{ V} \le V_{\text{Q}} \le V_{\text{RT}};$ $R_{\text{RO}} > 4.7 \text{ k}\Omega$ | P_4.14.11 |
| Reset output internal pull-up resistor                   | R <sub>RO,int</sub>   | 13     | 20   | 36   | kΩ   | Internally connected to Q                                                               | P_4.14.12 |
| Reset output external pull-up resistor to V <sub>Q</sub> | R <sub>RO,ext</sub>   | 4.7    | _    | _    | kΩ   | $1 \text{ V} \le V_{\text{Q}} \le V_{\text{RT}};$ $V_{\text{RO}} \le 0.4 \text{ V}$     | P_4.14.13 |
| Reset delay timing                                       |                       |        |      |      |      |                                                                                         |           |
| Power-on reset delay time                                | t <sub>rd</sub>       | 17     | 25   | 37   | ms   | C <sub>D</sub> = 100 nF<br>Calculated value                                             | P_4.14.15 |
| Upper delay switching threshold                          | $V_{DU}$              | -      | 0.9  | _    | V    | -                                                                                       | P_4.14.16 |
| Lower delay switching threshold                          | $V_{DL}$              | -      | 0.6  | _    | V    | -                                                                                       | P_4.14.17 |
| Delay capacitor charge current                           | I <sub>D,ch</sub>     | -      | 3.6  | _    | μΑ   | V <sub>D</sub> = 1 V                                                                    | P_4.14.18 |
| Delay capacitor discharge<br>current                     | I <sub>D,dch</sub>    | -      | 210  | _    | mA   | V <sub>D</sub> = 1 V                                                                    | P_4.14.19 |
| Delay capacitor discharge<br>time                        | t <sub>rr,d</sub>     | -      | 2    | 4    | μs   | C <sub>D</sub> = 100 nF<br>Calculated value                                             | P_4.14.20 |
| Internal reset reaction time                             | t <sub>rr,int</sub>   | -      | 10   | 33   | μs   | $^{1)}C_{D} = 0 \text{ nF}$                                                             | P_4.14.21 |
| Reset reaction time                                      | t <sub>rr,total</sub> | -      | 12   | 37   | μs   | C <sub>D</sub> = 100 nF<br>Calculated value                                             | P_4.14.22 |

<sup>1)</sup> Parameter not subject to production test; specified by design.

## **Datasheet**

4 Block description and electrical characteristics



# 4.6 Typical performance characteristics reset

Undervoltage reset threshold  $V_{RT}$  versus junction temperature  $T_i$ 



Power-on reset delay time  $t_{\rm rd}$  versus junction temperature  $T_{\rm i}$ 



Internal reset reaction time  $t_{\rm rr,int}$  versus junction temperature  $T_{\rm i}$ 



#### **Datasheet**

5 Application information



## 5 Application information

## 5.1 Application diagram

Note:

The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.



Figure 6 Application diagram

**Note**: This is a very simplified example of an application circuit. The function must be verified in the real

application.

## 5.2 Selection of external components

## 5.2.1 Input pin

Figure 6 shows an example of the input circuitry for a linear voltage regulator. A ceramic capacitor at the input, in the range of 100 nF to 470 nF, is recommended to filter out the high frequency disturbances imposed by the line, for example ISO pulses 3a/b. This capacitor must be placed very close to the input pin of the linear voltage regulator on the PCB.

An aluminum electrolytic capacitor in the range of 10  $\mu$ F to 470  $\mu$ F is recommended as an input buffer to smooth out high energy pulses, such as ISO pulse 2a. This capacitor must be placed close to the input pin of the linear voltage regulator.

An overvoltage suppressor diode can be used to further suppress any high voltage beyond the maximum rating of the linear voltage regulator and to protect the device from damage due to overvoltage.

The external components at the input pin are optional, but they are recommended to deal with possible external disturbances.

## 5.2.2 Output pin

An output capacitor is mandatory for the stability of linear voltage regulators. Furthermore it serves as an energy buffer during load jumps, to compensate and maintain a constant output voltage potential. It must be dimensioned according to the specific requirements of the application. The requirements for the output capacitor are given in Functional range.

The TLS850C2TEV50 is designed to be stable with low ESR capacitors as well. According to automotive requirements, ceramic capacitors with X5R or X7R dielectrics are recommended.

#### **Datasheet**

5 Application information



The output capacitor should be placed as close as possible to the voltage regulator's output pin and GND pin and on the same side of the PCB as the regulator itself. In case of transients of input voltage or of load current, the capacitance should be dimensioned accordingly. The configuration must be verified in the real application to ensure that the output stability requirements are fulfilled.

## 5.3 Thermal considerations

From the known input voltage, the output voltage and the load profile of the application, the total power dissipation can be calculated as follow:

$$P_D = (V_I - V_O)I_O + V_I I_a (3)$$

with

- P<sub>D</sub>: continuous power dissipation
- V<sub>I</sub>: input voltage
- *V*<sub>O</sub>: output voltage
- I<sub>0</sub>: output current
- I<sub>q</sub>: quiescent current

The maximum acceptable thermal resistance  $R_{\mathsf{thJA}}$  is given by:

$$R_{thJA} = \frac{T_{j,max} - T_a}{P_D} \tag{4}$$

with

- T<sub>i,max</sub>: maximum allowed junction temperature
- *T*<sub>a</sub>: ambient temperature

Based on the above calculation the proper PCB type and the necessary heat sink area can be determined by referencing to the specification for Thermal resistance.

## 5.4 Reverse polarity protection

The TLS850C2TEV50 is not protected against reverse polarity faults and must be protected by external components against negative supply voltage. An external reverse polarity diode is necessary. The absolute maximum ratings of the device as specified in Absolute maximum ratings must be maintained.

21

## 5.5 Further application information

For further information you may contact http://www.infineon.com/

6 Package information



## 6 Package information



Figure 7 PG-TO252-5

## **Green Product (RoHS-compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a Green Product. Green Products are RoHS-compliant (Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

22

## **Further information on packages**

https://www.infineon.com/packages

## **Datasheet**





# 7 Revision history

| Revision | Date       | Changes                               |
|----------|------------|---------------------------------------|
| 1.01     | 2024-11-07 | Editorial changes and template update |
| 1.00     | 2020-01-21 | Initial revision                      |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2024-11-07 Published by Infineon Technologies AG 81726 Munich, Germany

© 2024 Infineon Technologies AG All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference IFX-giu1719586899271 Z8F62668784

#### Important notice

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

## Warnings

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.