

#### Based on 32-bit Arm® Cortex®-M0+

## **General description**

PSoC<sup>™</sup> 4 High Voltage Precision Analog (HVPA)-144K is a fully integrated programmable embedded system for lead acid battery monitoring and management. The system features an Arm® Cortex® M0+ processor and programmable and reconfigurable analog and digital blocks.

#### **Features**

- Automotive Electronics Council (AEC) AEC-Q100 qualified
- 32-bit MCU subsystem
  - 24- or 48-MHz Arm® Cortex® M0+ CPU with DMA controller
  - Up to 128 KB of code flash with ECC
  - Up to 8 KB of data flash with ECC
  - Up to 8 KB of SRAM with ECC
  - 1 KB of supervisory flash (SFlash) available for storing constants
- Precision analog
  - Two precision ΔΣ ADCs (16-20+ bits)
  - Current channel with automatic gain
  - Voltage channel with HV input divider
  - Temperature and diagnostic channels
  - Supports both internal and external temperature sensing
  - Digital filtering, accumulators, and threshold comparisons on all channels
- High-voltage subsystem
  - Operates directly off 12-V/24-V battery (tolerates up to 42 V)
  - Integrated LIN transceiver
  - ADC input voltage divider
- Functional safety
  - The device is developed compliant to ISO 26262, meeting all process requirements for ASIL C and hardware architectural metrics for ASIL B (acc. ISO26262-10:2018E, clause 9).
  - Memory protection unit (MPU)
  - Window watchdog timer (WDT) with challenge-response functionality
  - Supply monitoring; detection of overvoltage and brownout events for 3.3-V and 1.8-V supplies
  - Hardware error correction (SECDED ECC) on all safety-critical memories (SRAM, flash)
  - Analog diagnostics (backup reference voltage, redundancy in voltage, current, and temperature measurement paths)
- Timing and pulse-width modulation
  - Four 16-bit timer/counter/pulse-width modulator (TCPWM) blocks
  - Center-aligned, Edge, and pseudo-random modes
  - Quadrature decoder
- Clock sources
  - ±2% up to 49.152-MHz internal main oscillator (IMO)
  - ±1% 2-MHz high-precision oscillator (HPOSC)
  - $\pm 5\%$  or  $\pm 7\%$  32-kHz precision internal low-power oscillator (PILO) based on the part number
  - ±1% or ±1.5% accuracy on IMO and PILO when software calibrated to the HPOSC based on the part number
  - 40-kHz internal low-speed oscillator (ILO)

2024-03-19

#### Based on 32-bit Arm® Cortex®-M0+



#### **Features**

#### Communication

- One independent run-time reconfigurable serial communication block (SCB) with re-configurable I<sup>2</sup>C, SPI, UART, or LIN Slave functionality
- One independent local interconnect network (LIN) block with two channels
- LIN protocol compliant with LIN 2.2A, 2.1, 2.0, 1.3, SAE J2602, and ISO 17987
- Package
  - 32-QFN with wettable flanks (6 x 6 mm)
  - Up to 9 GPIOs

## Based on 32-bit Arm® Cortex®-M0+





## Table of contents

## Table of contents

| General description                            |    |
|------------------------------------------------|----|
| Features                                       |    |
| Table of contents                              |    |
| Block diagram                                  |    |
| 1 Functional definition                        |    |
| 1.1 CPU and memory subsystem                   |    |
| 1.1.1 CPU                                      |    |
| 1.1.2 Memory with ECC                          |    |
| 1.1.3 Flash                                    |    |
| 1.1.4 SRAM                                     |    |
| 1.1.5 SROM                                     |    |
| 1.1.6 DMA                                      |    |
| 1.2 System resources                           | 6  |
| 1.2.1 Power system                             | 6  |
| 1.2.2 Power system supervision and monitoring  |    |
| 1.2.3 Clock system                             | 8  |
| 1.2.4 Reset                                    | 9  |
| 1.3 Fixed function digital                     | 10 |
| 1.3.1 Timer/counter/PWM (TCPWM) block          | 10 |
| 1.4 Local interconnect network (LIN) block     |    |
| 1.5 Serial communication block (SCB)           | 11 |
| 1.5.1 UART mode                                |    |
| 1.5.2 SPI mode                                 | 12 |
| 1.5.3 I2C mode                                 |    |
| 1.5.4 LIN Slave mode                           |    |
| 1.6 GPIO                                       |    |
| 1.7 Precision analog channel subsystem (PACSS) |    |
| 1.7.1 PACSS sequencer and timing               |    |
| 1.8 PACSS measurement/acquisition system       |    |
| 1.8.1 Analog DSM channel                       |    |
| 1.8.2 Analog DSM system                        |    |
| 1.8.3 Digital channel data path                |    |
| 1.8.4 Digital data system                      |    |
| 1.8.5 Current channel automatic gain control   |    |
| 1.8.6 Temperature sensor                       |    |
| 1.9 High-voltage subsystem                     |    |
| 1.9.1 AHB interface                            |    |
| 1.10 ESD protection                            |    |
| 1.11 Device programming & debugging            |    |
| 2 Sample application schematic                 |    |
| 3 Pinouts                                      |    |
| 3.1 Alternate pin functions                    |    |
| 4 Electrical specifications                    |    |
| 4.1 Absolute maximum ratings                   |    |
| 4.2 Device-level specifications                |    |
| 4.2.1 Operating current and wakeup times       |    |
| 4.2.2 Voltage regulators                       |    |
| 4.2.3 GPIO                                     |    |
| 4.2.4 XRES                                     |    |
| 4.2.5 Clocks                                   |    |
| 4.3 Analog                                     |    |
| T.J ∩Hal∪5                                     | 44 |

## Based on 32-bit Arm® Cortex®-M0+



### Table of contents

| 4.3.1 LIN transceiver            | 44 |
|----------------------------------|----|
| 4.3.2 Temperature channel        |    |
| 4.3.3 Diagnostic channel         |    |
| 4.3.4 Current channel            |    |
| 4.3.5 Voltage channel            |    |
| 4.4 Digital peripherals          |    |
| 4.4.1 TCPWM                      |    |
| 4.4.2 LIN                        |    |
| 4.4.3 Serial Communication Block |    |
| 4.4.4 SWD interface              |    |
| 4.5 Memory                       |    |
| 4.6 System resources             |    |
| 5 Ordering information           |    |
| 6 Packaging                      |    |
| 6.1 Package diagram              |    |
| 7 Acronyms                       |    |
| 8 Document conventions           |    |
| 8.1 Units of measure             |    |
| 9 Errata                         |    |
| Revision history                 | C  |

infineon

Block diagram

## **Block diagram**



#### Based on 32-bit Arm® Cortex®-M0+

**Functional definition** 



## 1 Functional definition

## 1.1 CPU and memory subsystem

#### 1.1.1 CPU

The Cortex®-M0+ CPU in the PSoC<sup>™</sup> 4 HVPA is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. Most instructions are 16 bits in length and execute a subset of the Thumb-2 instruction set. The implementation includes a hardware multiplier that provides a 32-bit result in one cycle. It includes a nested vectored interrupt controller (NVIC) block with 32 interrupt inputs and includes a wakeup interrupt controller (WIC), which can wake the processor up from the Deep Sleep mode allowing power to be switched off to the main processor when the chip is in the Deep Sleep mode. The Cortex®-M0+ CPU provides a Non-Maskable Interrupt (NMI) input, which is made available to the user when it is not in use for system functions requested by the user.

Programs can execute from SROM, SRAM, or Flash memory.

The CPU also includes a debug interface, the SWD interface, which is a 2-wire form of JTAG; the debug configuration used for PSoC<sup>™</sup> 4 HVPA has four break-point (address) comparators and two watchpoint (data) comparators. The CPU also implements a design time configurable memory protection unit (MPU).

## 1.1.2 Memory with ECC

Flash and SRAM include error correction code (ECC) circuitry capable of correcting single-bit errors and detecting 2-bit errors. If a single-bit error occurs, the data is corrected in-line, error information is stored (address and data), and an error flag is set which can generate an interrupt. If a multi-bit error is detected, the error information is stored and either an interrupt or reset is generated.

#### 1.1.3 Flash

The PSoC™ 4 HVPA has a flash module with separate controllers for code flash and data flash. The flash controller includes an accelerator, tightly coupled to the CPU to improve average access times from the flash block. The flash accelerator delivers 85% single-cycle SRAM access performance on average. Part of a flash module can be used to emulate EEPROM.

#### 1.1.4 SRAM

Volatile static memory (SRAM) is used by the processor for storing variables and can program code, which can be written and executed in SRAM. SRAM memory is retained in all power modes (Active, Sleep, and Deep Sleep). At power-up, SRAM is uninitialized and should be written by application code before reading.

#### 1.1.5 SROM

A supervisory read-only memory (ROM) contains boot and configuration routines which can't be modified.

#### 1.1.6 DMA

A DMA engine with eight channels is provided that can do 32-bit transfers and has chainable ping-pong descriptors. This DMA engine allows data transfer between memory, registers, and peripherals without CPU intervention. DMA transfers can occur while the CPU is sleeping. Descriptors identify the data source and destination along with other information.



## 1.2 System resources

## 1.2.1 Power system

The power system includes regulators to generate appropriate voltages. The PSoC<sup>™</sup> 4 HVPA operates at full performance from a single supply on VBAT over a voltage range of 3.6 V to 28 V and remains functional up to 42V. In addition to an active mode, the PSoC<sup>™</sup> 4 HVPA has two low-power modes called Sleep and Deep Sleep. Transitions between the three power modes are managed by the power system in the system resources subsystem (SRSS).

The high-voltage regulator generates a 3.3-V supply from VBAT for  $V_{DDD}$  and  $V_{DDA}$ .  $V_{DDA}$  powers analog circuits, while  $V_{DDD}$  provides power for I/Os (GPIOs) and the 1.8-V core power regulators. There are different internal core regulators to support the various power modes. These include an Active Digital regulator and a Deep Sleep regulator.

Refer to **Figure 1** and **Table 1** for the power system block diagram and current specifications.



Figure 1 Power system block diagram

Table 1 R1/C1 max current specifications

| Configuration | R1         | C1         | Max current |  |  |
|---------------|------------|------------|-------------|--|--|
| 1             | 10-15 ohm  | 2.2 μF     | 20 mA       |  |  |
| 2             | 6.6-10 ohm | 2 × 2.2 μF | 30 mA       |  |  |

#### Based on 32-bit Arm® Cortex®-M0+

**Functional definition** 



Bypass capacitors must be used from  $V_{DDD}$ ,  $V_{DDA}$ , and  $V_{CCD}$  to ground. These capacitors should typically be X7R ceramic or better.

Table 2 Bypass capacitors

| Supply pair                           | Nominal cap      | Tolerance                  |
|---------------------------------------|------------------|----------------------------|
| V <sub>BAT</sub> – V <sub>SSD</sub>   | 0.1 μF<br>2.2 μF | +65% / -65%<br>+10% / -50% |
| V <sub>DDD</sub> – V <sub>SSD</sub>   | 0.1 μF<br>3.3 μF | +65% / -65%<br>+10% / -50% |
| V <sub>DDA</sub> – V <sub>SSA</sub>   | 0.22 μF          | +10% / -50%                |
| V <sub>CCD</sub> – V <sub>SSD</sub>   | 0.22 μF          | +10% / -50%                |
| V <sub>REFH</sub> – V <sub>REFL</sub> | 0.47 μF          | +38% / -48%                |

The system has a high-voltage (HV) regulator which generates 3.3-V supplies and several regulators for various low-voltage core domains. The analog circuits run directly from the VDDA supply generated by the HV regulator. The core regulators include an Active Digital regulator for digital circuitry and a separate regulator for Deep Sleep.

The HV regulator is always enabled. The Active Digital regulator is enabled during the Active or Sleep power modes. It is turned off in the Deep Sleep power mode. The Deep Sleep regulator fulfills power requirements in the low-power modes.

Table 3 Regulators and operating modes

| Mode       | HV Regulator | Active Regulator | Deep Sleep Regulator |
|------------|--------------|------------------|----------------------|
| Active     | On           | On               | On                   |
| Sleep      | On           | On               | On                   |
| Deep Sleep | On           | Off              | On                   |

## 1.2.2 Power system supervision and monitoring

The power supply includes supervision and monitoring to assure voltage levels as required exist for the respective modes. The voltage monitoring system includes power-on-reset (POR) and brownout detection (BOD). The supervisor either delays mode transitions (on POR, for example) until required voltage levels are achieved for proper function or generates resets (BOD, OVD) as appropriate.

**Power-on-reset (POR):** POR circuits provide a reset pulse during the initial power ramp. POR circuits monitor V<sub>DDD</sub> voltage. The POR threshold is between 0.8 V and 1.5 V and guarantees all circuits have been properly initialized prior to release. POR circuits are used during initial chip power-up and then disabled.

**Brownout detect (BOD):** The BOD circuit protects the operating or retaining logic from possibly unsafe supply conditions by applying reset to the device. BOD circuit monitors the V<sub>CCD</sub> voltage. The BOD circuit generates a reset if core voltage dips below the minimum safe operating voltage (1.48 V–1.62 V in Active/Sleep and 1.11 V–1.5 V in Deep Sleep). The system will not come out of RESET until the supply is detected to be valid again.

To enable firmware to distinguish a normal power cycle from a brownout event, a special register is provided (RES\_CAUSE), which will not be cleared after a BOD generated RESET. However, this register will be cleared if the device goes through POR or XRES.

**Voltage references:** The SRSS includes a bandgap and current references for use by analog circuits and SRSS voltage regulators. The HV regulator has another reference and the precision analog subsystem has a high-precision voltage reference which provides accurate voltage references for the ADCs. The ADCs may measure the SRSS and HV regulator references and all supply voltages ( $V_{DDD}$ ,  $V_{DDA}$ ,  $V_{CCD}$ , and  $V_{SSA}$ ) pins for diagnostic purposes. To allow better SNR and better absolute accuracy, an external reference or an external capacitor on the reference pin can improve accuracy by reducing noise.

#### Based on 32-bit Arm® Cortex®-M0+

**Functional definition** 



## 1.2.3 Clock system

The PSoC™ 4 HVPA clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching and for synchronizing clocks operating on different frequency domains to prevent meta-stable conditions. There are four oscillators implemented:

- One IMO for CPU and peripheral clock generation, which can be programmed for frequencies from 24 MHz to 48 MHz in 4-MHz steps. The 48-MHz setting can be boosted to 49.152 MHz.
- One high-precision fixed frequency 2-MHz oscillator for precision timing (HPOSC)
- One low-power 40-kHz low-speed oscillator (ILO)
- One 32-kHz precision low-power oscillator (PILO) for wakeup timers and watchdog timers.

There are also provisions for an external clock supplied by a GPIO pin. The ILO and PILO are permanently powered in all power modes.



Figure 2 PSoC<sup>™</sup> 4 HVPA clocking architecture

Software can lock the IMO and ILO to the HPOSC to increase precision of those oscillators. Software can also lock any of the oscillators to external time references such as the external clock input or LIN bit rate. Software lock is accomplished with dedicated calibration counters that are available in the system resources subsystem. The oscillators are designed in such a way that trim changes do not glitch or disturb clock outputs.

**IMO clock source:** The IMO is the primary source of internal clocking in the PSoC<sup>™</sup> 4 HVPA. It is trimmed during testing to achieve the specified accuracy. Trim values are stored in nonvolatile memory. Trimming can also be done on the fly to allow in-field calibration. The IMO default frequency is 24 MHz and it can be adjusted from 24 to 48 MHz in steps of 4 MHz. The 48-MHz setting can be boosted to 49.152 MHz using "Special" calibration data stored in SFLASH. IMO tolerance with Cypress-provided calibration settings is ±2%. This clock runs in Active and Sleep modes.

**HPOSC clock source:** The HPOSC is a 2 MHz 1% precision oscillator, which is on in Active power and Sleep mode and off in Deep Sleep modes. During Active mode, high-frequency precision is required for accurate timing of ADC measurements to accurately determine charge and discharge energy (amp-hour) balance. This is achieved with the IMO slaved to the HPOSC with software tracking.

**PILO clock source:** The Precision Internal Low Speed Oscillator (PILO) is a very low power oscillator with a nominal frequency of 32 kHz. It is primarily used to generate clocks for peripherals in low power modes. The PILO is implemented with the focus on low-power in the deep-sleep to keep supply current under 50uA. The accuracy over temperature and lifetime without periodic synchronization to the HPOSC is  $f_{\text{PILO}\_ACCY}$ . By means of regular synchronization with the HPOSC at least once per second, the same accuracy as in normal mode can be achieved ( $f_{\text{PILO}\_ACCY2}$ ). This accuracy can be maintained at least 60s after the last synchronization calibration while temperature and voltage are stable.

#### Based on 32-bit Arm® Cortex®-M0+



**Functional definition** 

The PILO clocks low-power digital blocks including the watchdog timers and a lifetime counter. In active mode, it can also generate strobes enabling TCPWM counters to be used with software for calibrating of the ILO.

**ILO clock source**: The ILO operates with no external components and outputs a stable clock at 40-kHz nominal. The ILO is relatively low power and low accuracy. The ILO is available in all power modes. The ILO is a relatively inaccurate (–50% to +100% over voltage and temperature) oscillator, which is used to generate low-frequency clocks.

**Lifetime counter:** A 32-bit lifetime counter with a prescaler (/2 to /32) is available and triggered from the PILO clock. This counter runs in all modes and can be reset by POR. With the prescaler, the net resolution of the counter becomes 37-bit causing an overflow every 50 days. The counter will continue counting upon overflow.

#### 1.2.4 Reset

The PSoC™ 4 HVPA can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is sticky through reset and allows software to determine the cause of the reset. An XRES pin is reserved for external reset to avoid complications with configuration and multiple pin functions during power-on or reconfiguration.

The following events cause resets:

- POR
- Brownout/overvoltage
- Watchdog reset
- · Software reset
- External reset via XRES pin
- · Fault system
- · Protection violation

**Watchdog timers (WDT)**. The WDTs are used to automatically reset the device in the event of an unexpected firmware execution path. There are two WDTs, one that is available in the DeepSleep mode, and a challenge-response WDT (CRWDT).

The CRWDT includes a window watchdog function, generating timeout events if the CRWDT is serviced too soon, too late, or with the wrong software key. A register identifies the timeout cause. It generates a watchdog reset or interrupt if serviced too soon or too late. Service too soon potentially means an infinite loop including watchdog service is executing, while too late means the processor could be stuck and not processing properly. The challenge/response means the watchdog service routines must present specific data or "keys" in the order expected by the watchdog or a fault will occur. The fault will generate a watchdog reset or interrupt with the reset recorded in the Reset Cause register. The causes can be conditions such as watchdog too soon, watchdog late, or wrong key received.

Further details of the CRWDT can be found in the technical reference manual.



## 1.3 Fixed function digital

## 1.3.1 Timer/counter/PWM (TCPWM) block

The TCPWM in PSoC<sup>™</sup> 4 HVPA implements 16-bit timer, counter, pulse width modulator (PWM), and quadrature decoder functionality. Four TCPWM blocks exist on PSoC<sup>™</sup> 4 HVPA. The block can be used to measure the period and pulse width of an input signal (timer), count several events (counter), generate PWM signals, or decode quadrature signals.

The block provides true and complementary outputs with programmable offset between them to allow dead-band between outputs for driving complementary PWM loads. It also has a Kill input to force outputs to a predetermined state; this is used to inhibit outputs when faults are detected without requiring the need and delay of software intervention.

#### Features:

- The TCPWM block supports the following operational modes:
  - Timer, Counter, Capture, Quadrature decoding
  - Pulse width modulation (PWM) including Pseudo-random PWM and PWM with dead time
  - PWM uses a period counter and capture counter complementary outputs are available
- Multiple counting modes up, down, and up/down
- Clock prescaling (division by 1, 2, 4, ... 64, 128)
- Double buffering of compare/capture and period values
- Generate triggers based on Compare, Overflow, or Underflow.
- Supports interrupt on:
  - Terminal Count: The final value in the counter register is reached (zero or period count)
  - Capture: When a capture event occurs (the counter value at the time of capture is saved)
  - Compare: When the count equals the compare value
  - Synchronized counters: The counters can reload, start, stop, and count at the same time



Figure 3 TCPWM block diagram

#### Based on 32-bit Arm® Cortex®-M0+

**Functional definition** 



## 1.4 Local interconnect network (LIN) block

PSoC<sup>™</sup> 4 HVPA features a dedicated LIN communication block that supports autonomous transfer of the LIN frame to offloading the CPU. Some of the key features of this block include:

- Certified at C&S according to LIN 2.2A / ISO 17987 standards
- MXLIN has two channels: One is wired (through HSIOM) to the internal PHY and the other is available to GPIOs for an external PHY. They can both be used simultaneously, or they can be used in loop-back mode for testing.
- LIN protocol support in hardware according to LIN 2.2A / ISO 17987 standard
  - Master and slave functionality
  - Master node
    - Autonomous header transmission and autonomous response transmission and reception
  - Slave node
  - Autonomous header reception and autonomous response transmission and reception
  - Message buffer for PID, data, and checksum fields
  - Classic and enhanced checksum
  - Timeout detection
  - Error detection
  - Test modes including hardware error injection
  - Baud rate detection
  - 16x bit time oversampling

## 1.5 Serial communication block (SCB)

SCB supports three serial interface protocols: SPI, UART, and  $I^2C$ . Only one of the protocols is supported by an SCB at any given time. The PSoC<sup>TM</sup> 4 HVPA has one SCB.

This block supports the following features:

- UART with standard, SmartCard reader, Local Interconnect Network (LIN), and IrDA protocols
- UART with LIN slave functionality with LIN v1.3 and LIN v2.1/2.2/2.2A specification compliance
- SPI master and slave functionality with Motorola, TI, and NSC protocols
- I<sup>2</sup>C master and slave functionality
- EZ mode for SPI and I<sup>2</sup>C, which enables operation without CPU intervention
- Low-power (Deep Sleep) mode of operation for SPI and I<sup>2</sup>C protocols (using external clocking)

#### 1.5.1 UART mode

This is a full-feature UART operating at up to 1 Mbps supporting automotive single-wire interface (LIN), infra-red interface (IrDA), and SmartCard (ISO7816) protocols, all of which are minor variants of the PSoC<sup>™</sup> 4 HVPA UART protocol. In addition, it supports the 9-bit multiprocessor mode that allows addressing of peripherals connected over common RX and TX lines. Common UART functions such as parity error, break detect, and frame error are supported. An 8-deep FIFO allows much greater CPU service latencies to be tolerated.

The Universal Asynchronous Receiver/Transmitter (UART) protocol is an asynchronous serial interface protocol. UART communication is typically point-to-point.

The UART interface consists of two signals:

- TX: Transmitter output
- RX: Receiver input

The UART can also connect to the internal Local Interconnect Network (LIN) PHY.

The UART mode has the following features:

- Asynchronous transmitter and receiver functionality
- Supported UART protocols include Standard UART, LIN, SmartCard (ISO7816) reader, and IrDA

#### Based on 32-bit Arm® Cortex®-M0+

#### **Functional definition**



- LIN support includes
  - Break detection
  - Baud rate detection
  - Collision detection (detect a dominant bus state when transmitting a recessive bit)
- Multi-processor mode
- Data frame size programmable from 4 to 9 bits
- Programmable number of STOP bits, which can be set in terms of half-bit periods between 1 and 4
- Parity (odd and even parity)
- Interrupt or polling CPU interface
- Programmable oversampling

#### 1.5.2 **SPI mode**

The Serial Peripheral Interconnect (SPI) mode supports full Motorola SPI, TI SSP (essentially adds a start pulse used to synchronize SPI Codecs), and National Microwire (half-duplex form of SPI). The SPI block can use the FIFO and supports an EzSPI mode in which data interchange is reduced to reading and writing an array in memory.

The SPI protocol is a synchronous serial interface protocol. Devices operate in either master or slave mode. The master initiates the data transfer. The SCB supports single-master-multiple-slaves topology for SPI. Multiple slaves are supported with individual slave select lines.

You can use the SPI master mode when the PSoC™ must communicate with one or more SPI slave devices. The SPI slave mode can be used when the PSoC™ must communicate with an SPI master device.

The SPI mode has the following features:

- · Supports master and slave functionality
- Supports three types of SPI protocols:
  - Motorola SPI modes 0, 1, 2, and 3
  - Texas Instruments SPI, with coinciding and preceding data frame indicator for mode 1
  - National Semiconductor (MicroWire) SPI for mode 0
- Supports up to four slave select lines
- Data frame size programmable from 4 bits to 16 bits
- Interrupts or polling CPU interface
- · Programmable oversampling
- Supports EZ mode of operation EZSPI mode allows for operation without CPU intervention
- Supports externally clocked slave operation:
  - In this mode, the slave operates in Active, Sleep, and Deep Sleep system power modes

A standard SPI interface consists of four signals as follows. These signals connect to GPIO pins:

- SCLK: Serial clock (clock output from the master, input to the slave).
- MOSI: Master-out-slave-in (data output from the master, input to the slave).
- MISO: Master-in-slave-out (data input to the master, output from the slave).
- Slave Select (SS): Usually an active low signal (output from the master, input to the slave).

## 1.5.3 I<sup>2</sup>C mode

The hardware I<sup>2</sup>C block implements a full multi-master and slave interface (it is capable of multimaster arbitration). This block is capable of operating at speeds of up to 1 Mbps (Fast Mode Plus) and has flexible buffering options to reduce interrupt overhead and latency for the CPU. It also supports EZI2C that creates a mailbox address range in the memory of the PSoC™ 4 HVPA and effectively reduces I<sup>2</sup>C communication to reading from and writing to an array in memory. The block supports an 8-deep FIFO for receive and transmit which, by increasing the time given for the CPU to read data, greatly reduces the need for clock stretching caused by the CPU not having read data on time. The FIFO mode is available in all channels and is very useful in the absence of DMA.

#### Based on 32-bit Arm® Cortex®-M0+



**Functional definition** 

The  $I^2C$  peripheral is compatible with the  $I^2C$  Standard-mode, Fast-mode, and Fast-mode Plus devices as defined in the NXP  $I^2C$ -bus specification and user manual (UM10204). The  $I^2C$  bus I/O is implemented with GPIO in open-drain modes.

PSoC<sup>™</sup> 4 HVPA is not completely compliant with the I<sup>2</sup>C spec in the following respect:

• GPIO cells are not overvoltage-tolerant and, therefore, cannot be hot-swapped or powered up independently of the rest of the I<sup>2</sup>C system

The I<sup>2</sup>C mode has the following features:

- Master, slave, and master/slave mode
- Slow-mode (50 kbps), standard-mode (100 kbps), fast-mode (400 kbps), and fast-mode plus (1000 kbps) data-rates
- 7- or 10-bit slave addressing (10-bit addressing requires firmware support)
- · Clock stretching and collision detection
- Programmable oversampling of I<sup>2</sup>C clock signal (SCL)
- Error reduction using a digital filter on the input path of the I<sup>2</sup>C data signal (SDA)
- Glitch-free signal transmission with an analog glitch filter
- Interrupt or polling CPU interface

#### 1.5.4 LIN Slave mode

The LIN Slave mode uses the SCB hardware block and implements a full LIN slave interface. This LIN Slave is compliant with LIN v1.3, v2.1/2.2, ISO 17987-6, and SAE J2602-2 specification standards. LIN slave can be operated at baud rates of up to ~20 Kbps with a maximum of 40-meter cable length.

#### 1.6 GPIO

This section describes the PSoC<sup>™</sup> 4 HVPA I/O system. The GPIO pins are grouped into ports; a port can have a maximum of eight GPIOs. The PSoC<sup>™</sup> 4 HVPA has 9 GPIOs.

The GPIOs have these features:

- Output drive modes include push-pull (strong or weak), open drain/source, high-z, and pull-up/pull-down
- Selectable CMOS and low-voltage LVTTL input buffer mode
- Edge-triggered interrupts on rising edge, falling edge, or on both the edges, on pin basis
- · Individual control of input and output disables
- Hold mode for latching previous state (for retaining I/O state in Deep Sleep)
- Selectable slew rates allowing dV/dt control to assist with noise control to improve EMI

All GPIOs can be used to receive analog input signals for the ADCs.

During power-on and reset, GPIO outputs are disabled to prevent conflict with externally applied signals and prevent crowbar and/or excessive turn-on current. Data output and pin state registers store, respectively, the values to be driven on the pins and the states of the pins themselves. An interconnect network known as a high-speed I/O matrix (HSIOM) is used to multiplex between various signals that may connect to an I/O pin.



The following diagram illustrates the various available GPIO output drive modes.



Figure 4 GPIO output drive modes

Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it.

The PSoC<sup>™</sup> 4 HVPA HV V<sub>DDD</sub> regulator has enough capacity to drive internal loads and external loads up to 10 mA. DC GPIO loads are considered external loads. The combined DC GPIO and external load current must not exceed the available 10 mA. Care must be taken when driving DC loads, such as LEDs, to make sure the total current being sourced from the GPIOs does not exceed this limit.

## 1.7 Precision analog channel subsystem (PACSS)

The PSoC™ 4 HVPA Precision Analog Channel Subsystem (PACSS) is a high-performance data acquisition system consisting of two delta-sigma analog-to-digital converters (ADCs) and support circuitry. The two ADCs can quickly switch between input sources to create a third "virtual" ADC. The PACSS includes an analog input multiplexer, input buffer amplifiers, delta-sigma modulators, decimators, and digital signal processing channels. There is also a precision voltage reference, current references, and temperature sensors.

The following is a simplified picture of a delta sigma ADC.



Figure 5 PACSS overview

#### Based on 32-bit Arm® Cortex®-M0+

# infineon

**Functional definition** 

The delta-sigma ADC works by using a modulator, taking the difference between input and feedback signals (delta) and accumulating that difference (sigma) to produce a digital output. The digital stream goes to a decimator which converts the fast-oversampled bit stream into slower high-resolution results.

The PSoC<sup>™</sup> 4 HVPA PACSS has two delta-sigma analog-to-digital converters (ADCs) to perform 16-bit measurements at a sample rate of up to 48 ksps for continuous measurements. Higher resolution can be achieved at slower sample rates by accumulating more modulator results in the decimator.

The PSoC™ 4 HVPA PACSS analog multiplexer selects between the differential input voltages including two HV voltage dividers, GPIO pads, internal temperature sensors, an external NTC temperature sensor, and diagnostic voltages. All analog signals can be supplied to either of the analog ADCs, which improves diagnostics since both ADCs can measure and compare the same signals.

The analog portion of the ADCs consists of a programmable gain amplifier, an anti-alias filter, a buffer, and a multi-level delta-sigma modulator (DSM). The output of the modulator goes to the digital portion of the channel and features a scaler, decimator, FIR filter, adder/multiplier to reduce gain and offset errors, averaging, and threshold comparisons.

There are four digital channels, which process outputs from either of the two analog DSMs. Two channels are with the FIR filter, and the other two are without the FIR Filter. The channels are typically used for current, voltage, temperature, and diagnostic measurements although they can be associated with any inputs (for example,  $V_{SENSE}$  can be measured by one channel while  $V_{DIAG}$  is measured by another).

The current channel has an automatic gain control, which allows a large dynamic range that enables measuring large starting currents or small battery-off currents. The gain of the current channel ranges from 1 to 512. Automatic gain can be disabled and set to a fixed value. A scaler between the modulator and decimator adjusts the weight of modulator data based on gain so the input to the LSB of the data going into the decimator is always 0.715 mA.

The gain of other channels is static instead of dynamic. Static gain is typically set to 1 but any value from 1 to 512 in powers of 2 can be used. The HV input channels have resistor voltage dividers, which attenuate the input voltage. The nominal divider ratio is 24x (28.8 V full-scale) with an optional value of 16x (19.2 V full scale).

Chopping is used to minimize offset voltage error. Channel chopping is implemented to further reduce offset error. Channel chopping is making a measurement followed by a second measurement with inputs swapped and result multiplied by -1. The two samples are averaged, which removes any residual channel offset.

ADC measurements can be triggered by software or hardware. Hardware triggers can be generated by timers or GPIO inputs. The ADCs can be triggered independently or simultaneously. A SYNC function can be implemented to allow multiple PSoC™ 4 HVPA chips to perform simultaneous measurements. One device uses a GPIO output to simultaneously trigger the on-chip ADC measurements while signaling other PSoC™ 4 HVPA chips to trigger measurements. The SYNC signal can be set using either a timer or software to write to the GPIO.



## 1.7.1 PACSS sequencer and timing

The PACSS sequencer generates control signals for performing analog-to-digital conversion. A block diagram of the sequencer is shown here.



Figure 6 PACSS sequencer

A peripheral clock from the system-wide resource clock system is used for sequencer timing. The same clock is used for all ADC channels. The clock goes to the delta-sigma modulator (DSM) controller, which generate timing strobes with a finite state machine which are used by other sections of the sequencer. The DSM controller also includes control and status registers which are accessed from the  $\mu$ C and DMA channels using the AHB bus. The controller also generates interrupt and DMA requests.

ADC conversions are initiated by triggers from generated by other sources. Those sources include timers (TCPWM), input signals from GPIOs, software requests, and end-of-conversion commands from an active ADC. Triggers can start one or two ADCs - when triggering two ADCs, both ADCs start together. An arbiter is used to prioritize ADC conversion requests and start conversions when the ADCs become available.

The arbiter also controls the analog multiplex or control block, which selects the analog input associated with the trigger. The analog multiplex or control sends the appropriate select signals to the analog multiplex or to connect analog inputs to the ADCs.

The two ADC channels have a channel controller which generates timing for that channel. There are separate controls for the analog and digital portion of the channels. The analog timing signals control the delta-sigma modulator and chopping switches, while the digital timing signals clock data path registers including the decimator, finite impulse response filter, and comparators and accumulators.

At the beginning of the conversion sequence, a four-cycle reset of the modulator clears state from previous conversions (the integrators in the modulator are initialized by this reset). The length of a conversion cycle requires the same number of clocks as the OSR setting. After the modulator is reset, the decimation filter needs to stabilize before output data is valid. For continuous measurements, the decimator needs to be one order higher than the modulator to maintain stability over time, and therefore a Sinc3 decimator (one order higher than the third order modulator) is used. This means that the decimator output is valid after the fourth conversion and then every conversion thereafter. For example, an OSR of 64 with a 3.072-MHz clock requires  $\sim 1.3 \,\mu s$  for reset,  $\sim 20.8 \,\mu s$  per conversion (or  $48 \,ksps$ ) in continuous mode, and  $86.6 \,\mu s$  for the initial result.

For incremental (one-shot) conversions, the decimator can be the same order as the modulator, so a Sinc3 is used which reduces latency to three conversion cycles. Using the same conditions as the example above, the result requires  $64 \, \mu s$ .

#### Based on 32-bit Arm® Cortex®-M0+



Functional definition

The incremental measurement mode can be used to measure several different voltage sources each conversion sequence while maintaining an aggregate sample rate. The sample rate can be adjusted by changing the OSR setting. With an OSR of 64 and a 3.072-MHz clock, the incremental sample rate is 16 ksps. If this mode is used to measure continuously, measure two different sources, the sample rate for each signal is half of the single source rate.

PSoC<sup>™</sup> 4 HVPA takes advantage of the incremental mode to create three channels with only two analog front-ends.

Since lead-acid battery sensing applications only need 8 ksps on the main voltage and current channels, the third channel can use either one of the analog front-ends, which is not being used between V/I measurements. This channel can be used for temperature measurement, to measure other signals, or for diagnostics. Diagnostics can include measuring power supplies, references, and even the same signal measured by the other channel. The main advantage of using shared analog front-ends is power reduction.

## 1.8 PACSS measurement/acquisition system



Figure 7 PACSS measurement/acquisition

An analog multiplexer connects input signals to the two physical analog DSM channels. Several input sources are available including signals from I/O input. The analog channels have choppers, gain, filters, and DSM modulators. Several integrated multiplexers facilitate diagnostics and channel switching without disturbing filters. The digital section has four channels with one dedicated channel for each analog channel and two auxiliary channels, which can use either analog channel. The following sections provide more details about these blocks.





## 1.8.1 Analog DSM channel

A simplified diagram of an analog delta-sigma modulator (DSM) channel and part of the digital channel is shown below. For better clarity, the diagram omits analog multiplexers to bypass and swap blocks for diagnostics.



Figure 8 Analog DSM channel

The analog DSM channel receives a differential signal selected by an analog multiplexer. This differential signal is received by a programmable gain amplifier (PGA). The output of the PGA feeds a low-pass anti-alias filter (AAF) with a bandwidth of ~30 kHz. A buffer amplifier drives the DSM modulator - this amplifier has high bandwidth to settle the modulator capacitors to better than 16 bits each time they are settled. The modulator uses capacitor dividers to set gain - the modulator disturbs its input each time the input is sampled - the inputs need to settle before the next sample or errors result. The modulator is a third order with switched capacitor amplifier circuits. The modulator produces a multi-level digital bitstream sent to the digital channel.

## 1.8.2 Analog DSM system

The analog DSM system is shown in the following diagram.



Figure 9 Analog DSM system

#### Based on 32-bit Arm® Cortex®-M0+

**Functional definition** 



The DSM sequencer previously described controls conversions. The sequencer selects the analog input signal by controlling the analog mux, connecting the input to an analog DSM channel. Signals from GPIOs, on-chip power supplies and grounds, the high-voltage input voltage divider, and on-chip sensors and references can be selected.

GPIOs not directly connected to the analog multiplexer can use an analog input bus called the analog multiplex bus (AMUXBUS). The AMUXBUS has two signals (AMUXBUSA and AMUXBUSB), which can connect GPIOs to ADC using software controlled analog switches inside each I/O.

The analog DSM channel includes choppers and multiplexers in addition to the PGA, anti-alias filter, buffer amplifier, and DSM modulator. The choppers minimize offset error while the multiplexers assist input signal switching and diagnosis. To alternately measure two signals with one channel, the anti-alias filter can be bypassed since the AAF needs about  $64~\mu s$  to settle to 16 bits before conversions can start - the measurement sample rate needs to slow to 4~ksps if the AAF is not bypassed. The other paths allow the input, PGA, and AAF signals to be swapped to the other channel for diagnostics.

This section also includes a precision reference system (voltage and current) and temperature sensor.

## 1.8.3 Digital channel data path

The digital data channel converts the modulator bit-stream output to parallel data and includes scaling, filtering and compensation. It also compares ADC values with thresholds to generate interrupts when thresholds are exceeded. A block diagram of the digital channel path is shown below.



Figure 10 Digital channel data path

The modulator bit stream first goes to a channel chopper, which can multiply the bit stream by +1 or -1 (corresponding with a chopper that swaps inputs in the analog signal path). The voltage channel uses programmable fixed gain while the current channel can use either fixed or automatic gain.

A scaler is used so that the LSB of the ADC can have the same weight regardless of gain. The LSB is established by the ADC resolution at maximum gain – for the current channel, the LSB is 0.715 mA with a gain of 512. The scaler multiplies the output of the modulator by 512/Gain to normalize results and maintain 0.715 mA for the LSB regardless of gain setting. To multiply by 2, the scaler shifts results up one bit. To cover a gain range of 1 to 512 means results can be shifted up to 9 bits.

The output of the decimator goes to a compensation block, which multiplies results for gain adjustment and adds constants for offset correction. A 16-stage finite impulse filter (FIR) with programmable coefficients follows the compensation block. Results are then normalized to remove unused bits and averaging, accumulation, and threshold detection can be performed. Threshold comparison uses a window comparator, which can be programmed for high and low thresholds which trigger interrupts.

Channel control registers are programmed by the CPU using the AHB bus. Results can be transferred by DMA or CPU. A trigger can initiate a DMA transfer and an interrupt can notify the availability of the CPU data. These operations can be performed in parallel. The CPU can also poll for end-of-conversion to determine if data is available.

#### Based on 32-bit Arm® Cortex®-M0+

infineon

**Functional definition** 

The ADC Channel digital back end has two decimators and a FIR filter. Over Sampling Rate (DR and DR2) of decimators is programmable. FIR filter coefficients and number of taps is also programmable. A high-level block diagram of the digital backend is shown in **Figure 11**.



Figure 11 High level block diagram of Digital Back End

Decimator, also known as CIC filters are used to filter quantization noise of the Delta-Sigma ADC. **Figure 12** shows the block diagram of sinc3 and sinc2 decimators.



Figure 12 Block diagram of sinc3 and sinc2 decimators

The z-domain transfer function of an Lth-order CIC filter is typically presented as:

$$H(z) = \left[ \frac{1 - z^{-DR}}{1 - z^{-1}} \right]^{L}$$

where,

- · L is the filter order
- DR is the Over Sampling Rate

The sinc response is equal to zero at integer multiples of the data rate. This means that the magnitude response will show notches at these frequencies. Therefore:

- sinc3 has notches at N\*Fs/DR [notches at 24kHz, 48kHz, ...]
- sinc2 has notches at N\*Fs/(DR\*DR2) [notches at 1kHz, 2kHz, 3kHz, ...] where,
- N is integer number
- DR is the Over Sampling Rate of sinc3 decimator
- DR2 is the Over Sampling Rate of sinc2 decimator
- Fs is the ADC sample clock rate

# infineon

**Functional definition** 

Example response for DR=128, DR2=24 case is shown in **Figure 13**. ADC sample clock rate is Fs=3.072MHz. Data rate of this configuration is 1ksps.



Figure 13 sinc3 and sinc3+sinc2 output comparison

In addition, an FIR filter can be used to further reduce bandwidth. The FIR filter is fully programmable and has 64 taps (see **Figure 14**).



Figure 14 General structure of the FIR filter

#### Based on 32-bit Arm® Cortex®-M0+



**Functional definition** 

**Figure 15** shows the combined output with 16-tap FIR filter. DR=128, DR2=24, ADC sample clock rate is Fs=3.072MHz. Coefficients used for the FIR filter are:

[-0.00414 - 0.01741 - 0.02674 - 0.0151 0.02896 0.1049 0.18756 0.24197]

0.24197 0.18756 0.1049 0.02896 -0.0151 -0.02674 -0.01741 -0.00414]



Figure 15 Combined output of the Back End

## 1.8.4 Digital data system

The following diagram shows the complete digital data system. There are four data channels, of which two are dedicated channels associated with their respective analog channels while the third and fourth can receive data from either analog channel. This allows the analog channel to feed alternate analog measurements from two different signal sources to the two data channels with appropriate configuration for those measurements. It also facilitates diagnosis by allowing either analog channel to be used to measure the same signals.

### Based on 32-bit Arm® Cortex®-M0+



**Functional definition** 

Parameters for the alternate digital channel, especially compensation values, must be programmed to appropriate values corresponding to the analog channel being measured. The AGC function is described in the next section.



Figure 16 Digital channel data system



## 1.8.5 Current channel automatic gain control

The current channel includes an automatic gain control (AGC) mechanism shown in the block diagram below. This functions by measuring the analog channel input voltage with an ADC and increasing or decreasing gain when programmable thresholds are reached. The output of the gain control comparators is used by a look-up table to set scaler, PGA, and modulator gain settings. To minimize input referred noise, it is advisable to configure the gain table to increase PGA gain before increasing modulator gain.



Figure 17 AUTO GAIN CONTROL

Following is an example of the AGC with current going from 0% to 100% of full scale (3000A). The table shows full-scale amperes, resolution, and scaler values for gains from 4-512. As described in the previous sections, the scaler is used to normalize results so the LSB always has the same weight (0.715 mA) which is accomplished by multiplying the modulator by the scaler value; the scaler value is the same as 512/Gain.



Figure 18 Automatic gain control example

#### Based on 32-bit Arm® Cortex®-M0+

**Functional definition** 



The following diagram illustrates scaler operation. In this example, a 4-bit modulator input from  $\pm 4$  is scaled by 1 to 128. For example, when scaled by 128,  $\pm 4$  becomes  $\pm 4*128$  (=  $\pm 512$ ).



Figure 19 Scaler operation

The AGC can be configured to increase or decrease gain by factors of 2 or more. Large steps can track large current changes faster by reducing the number of gain changes needed for tracking.

## 1.8.6 Temperature sensor

Temperature measurements are performed by measuring the difference in base-emitter voltage (VBE) of PNP bipolar transistors at two different current densities - temperature is directly proportional to the voltage difference. The principle of operation is:

 $VBE = nkT/q*ln(I/I_S);$   $dVBE = nkT/q*ln(M*I/I_S) - nkT/q*ln(I/I_S) = nkT*ln(M);$ 

 $T(^{\circ}K) = dVBE^{*}q/(nk^{*}ln(M))$ 

- (1) VBE voltage at a given current and temperature
- (2) Difference in VBE at two different current densities (current ratio "M")
- (3) Temperature as a function of dVBE

Where VBE is the base-emitter diode voltage, dVBE is the difference in diode voltage at two different current densities (the ratio of current density is M), n is the base-emitter diode ideality factor, k is Boltzman's constant, q is the charge of an electron, I is the diode current, and I<sub>S</sub> is the diode saturation current.

Note that  $I_S$  cancels as does the magnitude of I; n, k, and ln(M) are constants, which produce a nominal voltage of 179  $\mu V/^{\circ} K$  with M=8.

Temperature is calculated from dVBE using a polynomial with factory-supplied calibration coefficients to compensate for errors and drift in n and M, which can vary slightly with temperature and temperature-related package stress. Boltzman constant k and electron charge q are physical constants which do not drift.

Two independent current reference sources are available to diagnose current reference malfunctions by comparing results using the two independent references. Similar redundancy is provided by changing transistor current density either by changing the magnitude of the current source or the size of the transistor.

Temperature measurement is usually performed with an interrupt routine, which can either be software or timer triggered.

## 1.9 High-voltage subsystem

The PSoC<sup>™</sup> 4 HVPA high-voltage subsystem includes the following functions:

- An AHB bus interface and control/status registers.
- The V<sub>BAT</sub> to V<sub>DDD</sub>/V<sub>DDA</sub> HV regulator (3.6 to 28-V input, 3.3-V nominal outputs)
- An input attenuator/voltage divider for  $V_{\text{SENSE}}$  and  $V_{\text{DIAG}}$  ADC inputs
- A LIN transceiver (physical interface or PHY)



#### 1.9.1 AHB interface

The AHB includes the control and status registers needed for the HV subsystem.

## 1.9.1.1 HV regulator

The high-voltage regulator is always on, supplied by VBAT, and provides V<sub>DDD</sub> and V<sub>DDA</sub>. It supplies a nominal output voltage of 3.3 V but may drop as low as 2.7 V when V<sub>BAT</sub> drops below 4 V.

## 1.9.1.2 HV input attenuator

The HV input attenuator is a voltage divider used on the VSENSE and VDIAG to scale battery voltage to levels compatible with the ADCs, so battery voltages can be measured.

In typical lead-acid battery sensing applications, the  $V_{SENSE}$  input is normally connected directly to the battery with a series 2.2-k $\Omega$  resistors to measure battery voltage.  $V_{DIAG}$  can be used to measure voltage at other locations such as the ECU or other loads where monitoring is desired. It is sometimes used to measure ignition switch voltages such as the run bus (KL15), the start bus (KL50), or the always-on battery bus (KL-30).

The external 2.2-k $\Omega$  resistors in series with voltage sources limit current during ESD and transient voltage events. Since the nominal resistance of the on-chip voltage divider is about 2.4 M $\Omega$ , the accuracy of the external resistors is not critical since their contribution is only 0.1% of the total divider.

The voltage divider slightly loads the source being measured with the 2.4-M $\Omega$  resistor. A small current from source to ground flows through the divider (for example, 6  $\mu$ A when measuring a 12-V source). The voltage divider can be switched off using the RDIVen control bits.

The RDIVscale control bits select whether the voltage divider input-to-output ratio is 24 or 16. Since the ADC full scale input voltage is 1.2 V, the 24X ratio corresponds to 28.8-V full scale and 16X ratio corresponds to 19.2-V full scale. Voltage divider matching error results in a gain error, which can be corrected with gain correction in the ADC.



Figure 20 HV DC attenuator



#### 1.9.1.17 LIN transceiver

The LIN transceiver meets the requirements of LIN standard 2.2A and is downward compatible with the LIN 2.0. Data rates of 10 kBps and 20 kBps are supported. A non-LIN fast slew rates mode is available providing 100 kBps data rates for fast downloads for factory and field flash program updates using the LIN pin.

The LIN transceiver is guaranteed not to block the LIN bus with a dominant bit when the VBAT voltage is below the minimum LIN supply voltage (7V, VBAT\_LIN, LIN 2.2A Parameter 10) and may continue to operate below that voltage but communication is not guaranteed. The LIN transceiver is inhibited if VCCD is not valid to prevent erroneous control signals from interference with the LIN bus. A timer is also present clocked by the low-speed clock system which disables the LIN if the bus is dominant for too long. The timer can generate an interrupt if the LIN bus wakeup signal (LIN bus in dominant state for 250 µs to 5 ms) is detected. LIN compliance testing is facilitated by making the transceiver data signals available on GPIO pins (LIN\_RX, LIN\_TX) as are the serial control block UART signals are also available (UART\_RX, UART\_TX).

The LIN transceiver has an open drain output and digital receiver connected to the LIN pin which connects to the LIN bus. The bus has pullups to VBAT with total pullup resistance between 500  $\Omega$  and 1 k $\Omega$ . A series diode between VBAT and the pull-ups prevents the bus from powering VBAT. The diode and pull-up resistor are usually located at or near the LIN master. The transceiver has a weak slave resistor (nominally 30 k $\Omega$ ) on-chip and the driver can be configured to provide a weak, normal, or fast pull-down. Both the pull-up and weak pull-down can be used for diagnostics without disturbing LIN bus communications.

The pull-up resistor and ESD networks prevent parasitic current paths if VBAT or ground become disconnected. The LIN driver will withstand differences of  $\pm 1$  V if shorted to another ground and if continuously shorted to another ground or VBAT will not be permanently damaged. The LIN transceiver complies with Q100-2/IEC6100-4-2 ESD and ISO 7637 capacitively coupled transient pulses. Heating of LIN driver in normal operation does not affect measurement accuracy.



Figure 21 LIN transceiver



Table 4 LIN Transceiver Truth Table

| LIN transceiver     | LIN MODE1 | LIN MODEO |              | Slave     |            |         |
|---------------------|-----------|-----------|--------------|-----------|------------|---------|
| function            | LIN_MODE1 | LIN_MODEO | Slew Control | LIN_TXD=1 | LIN_TXD=0  | Pull-up |
| Fast Mode (non-LIN) | 1         | 1         | No           | Z (rec)   | Low (dom)  | On      |
| Normal/Enabled      | 1         | 0         | Yes          | Z (rec)   | Low (dom)  | On      |
| Weak (diagnosis)    | 0         | 1         | No           | Z (rec)   | Low (weak) | On*     |
| Disabled            | 0         | 0         | No           | Z (rec)   | Z          | Off     |

rec - recessive; dom - dominant; Z - driver off; For LIN\_TXD and LIN\_RXD recessive=1, dominant=0

## 1.10 ESD protection

PSoC<sup>™</sup> 4 HVPA requires sufficient protection to withstand the high voltage ESD on specific pins. The ESD on LIN, VBAT, VSENSE, VDIAG, RSH, RSL, RSH2, and RSL2 is rated at ±8 kV (SIDA2), and is required to protected as shown in **Figure 22**.



Figure 22 ESD protection

<sup>\*</sup> In weak (diagnosis) mode, slave pull-up is ON when LIN\_TXD=1, OFF when LIN\_TXD=0

## PSoC<sup>™</sup> 4 HVPA-144K

#### Based on 32-bit Arm® Cortex®-M0+

**Functional definition** 



## 1.11 Device programming & debugging

PSoC<sup>™</sup> 4 devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware.

The Arm® serial-wire debug (SWD) interface supports all programming and debug features of the device.

Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug.

The SWD interface is fully compatible with industry-standard third-party tools. PSoC<sup>™</sup> 4 provides a level of security not possible with multi-chip application solutions or with microcontrollers. It has the following advantages:

- Allows disabling of debug features
- Robust flash protection
- Allows customer-proprietary functionality to be implemented in on-chip programmable blocks

The debug circuits are enabled by default and can be disabled in firmware. If they are not enabled, the only way to re-enable them is to erase the entire device, clear flash protection, and reprogram the device with new firmware that enables debugging. Thus, firmware control of debugging cannot be over-ridden without erasing the firmware thus providing security.

Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. All programming, debug, and test interfaces are disabled when maximum device security is enabled. Therefore, PSoC<sup>™</sup> 4, with device security-enabled, may not be returned for failure analysis. This is a trade-off the PSoC<sup>™</sup> 4 allows the customer to make.

infineon

Sample application schematic

## 2 Sample application schematic



- \* R<sub>L</sub>, R<sub>H</sub>, C<sub>HL</sub>, C<sub>H</sub>, C<sub>L</sub>, and R<sub>L2</sub>, R<sub>H2</sub>, C<sub>HL2</sub>, C<sub>H2</sub>, C<sub>L2</sub> selection for best EMC performance.
- \* Resistor values for voltage path ( $R_S/R_D$ ): 2.2 k $\Omega$  ±1% or better is required to maintain voltage measurement accuracy specifications.
- \* Max resistor value for current path  $(R_L/R_H/R_{L2}/R_{H2})$ : 500  $\Omega$ .
- \* RSH2, RSL2 and VDIAG pins are for redundant measurements based on configuration.
- \* Module GND connected to Battery Minus or Chassis Ground based on configuration.
- \* Unused IOs are recommended to be configured in High-Impedance analog mode with an external 10 k $\Omega$  100 k $\Omega$  pull-down resistor.
- \* Tested without diodes to 5000 cycles with ISO-Pulse1 (ISO 7637-2:2011);  $t_1$  = 0.5 s,  $t_2$  = 0.2 s,  $t_3$  = 50  $\mu$ s,  $t_d$  = 2 ms,  $U_s$  = ±150 V,  $U_A$  = 13 V,  $t_r$  = 1  $\mu$ s, Pulse Generator Impedance = 2  $\Omega$ .
- \* Ferrite bead on the LIN bus is recommended only for 24 MHz operation.

**Pinouts** 



## 3 Pinouts

The following table provides the pin list for PSoC™ HVPA for the 32-pin QFN package.

Table 5 32-QFN pin description

|     | 32-QFN    | 3   | 2-QFN  |
|-----|-----------|-----|--------|
| Pin | Name      | Pin | Name   |
| 1   | VDDA      | 17  | P0.5   |
| 2   | VSSA      | 18  | P0.4   |
| 3   | RSH2      | 19  | P0.3   |
| 4   | RSH       | 20  | P0.2   |
| 5   | RSL       | 21  | P0.1   |
| 6   | RSL2      | 22  | P0.0   |
| 7   | VSSA      | 23  | VCCD   |
| 8   | VREFH     | 24  | VDDD   |
| 9   | VREFL     | 25  | VSSD   |
| 10  | VTEMP_RET | 26  | VSSL   |
| 11  | VTEMP     | 27  | NC     |
| 12  | VTEMP_SUP | 28  | LIN    |
| 13  | VSSD      | 29  | NC     |
| 14  | XRES      | 30  | VDIAG  |
| 15  | P0.7      | 31  | VSENSE |
| 16  | P0.6      | 32  | VBAT   |

## Descriptions of the power pins are as follows:

VDDD: Power supply for the digital section.

VDDA: Power supply for the analog section.

VSSD, VSSA: Ground pins for the digital and analog sections respectively.

VCCD: Power supply for the core (LV Logic) (1.8 V ±5%)



Figure 23 Pin assignment

Pinouts

## 3.1 Alternate pin functions

Each port pin can be assigned to one of multiple functions; it can, for example, be an analog I/O or a digital peripheral function. The pin assignments are shown in the following table.

Table 6Alternate pin functions

| Name                            | Analog              |                |               | ACTIVE        | DEEP SLEEP          |                 |       |                    |
|---------------------------------|---------------------|----------------|---------------|---------------|---------------------|-----------------|-------|--------------------|
| Nume                            |                     | ACT #0         | ACT #1        | ACT #2        | ACT #3              | DS #0           | DS #1 | DS #2              |
| P0.0                            | amuxbus_a/amuxbus_b | tcpwm.tr_in[0] | lin.lin_rx[0] | scb.uart_rx:1 | tcpwm.line[0]       | scb.spi_clk     |       | scb.i2c_scl        |
| P0.1                            | amuxbus_a/amuxbus_b | tcpwm.tr_in[1] | lin.lin_tx[0] | scb.uart_tx:1 | tcpwm.line_compl[0] | scb.spi_mosi    |       | scb.i2c_sda        |
| P0.2                            | amuxbus_a/amuxbus_b | tcpwm.tr_in[2] | lin.lin_en[0] |               | tcpwm.line[1]       | scb.spi_miso    |       |                    |
| P0.3                            | amuxbus_a/amuxbus_b | tcpwm.tr_in[3] |               |               | tcpwm.line_compl[1] | scb.spi_select0 |       |                    |
| P0.4                            | amuxbus_a/amuxbus_b | peri.virt_in_0 |               |               | tcpwm.line[2]       | scb.spi_select1 |       | cpuss.fault_out[0] |
| P0.5                            | amuxbus_a/amuxbus_b | srss.ext_clk   |               |               | tcpwm.line_compl[2] | scb.spi_select2 |       | cpuss.fault_out[1] |
| P0.6                            | amuxbus_a/amuxbus_b | peri.virt_in_1 |               |               |                     | scb.spi_select3 |       | cpuss.swd_data     |
| P0.7                            | amuxbus_a/amuxbus_b | peri.virt_in_2 |               |               |                     |                 |       | cpuss.swd_clk      |
| VTEMP_RET                       | pacss.vtemp_ret     |                |               |               |                     |                 |       |                    |
| VTEMP (P1.1)                    | pacss.vtemp         |                |               |               |                     |                 |       |                    |
| VTEMP_SUP                       | pacss.vtemp_sup     |                |               |               |                     |                 |       |                    |
| VirtLinEn(P2.2) <sup>[1]</sup>  |                     |                | lin.lin_en[1] |               |                     |                 |       |                    |
| VirtLinTxd(P2.1) <sup>[1]</sup> |                     |                | lin.lin_tx[1] | scb.uart_tx   |                     |                 |       |                    |
| VirtLinRxd(P2.0) <sup>[1]</sup> |                     |                | lin.lin_rx[1] | scb.uart_rx   |                     |                 |       |                    |



1. Internal connections to the integrated LIN PHY.



**Electrical specifications** 



#### **Electrical specifications** 4

#### **Absolute maximum ratings** 4.1

Within the maximum ratings, no damage shall occur. Parametric and functionality may deviate from specifications. All analog voltages are relative to  $V_{SSA}$  and all digital voltages are relative to  $V_{SSD}$ . A negative current if flowing out of a pin, and positive current into a pin.

Table 7 **Absolute maximum ratings** 

| Spec<br>ID# | Parameter             | Description                                                                                        | Min   | Тур | Max                      | Units | Details / Conditions                                                                                  |
|-------------|-----------------------|----------------------------------------------------------------------------------------------------|-------|-----|--------------------------|-------|-------------------------------------------------------------------------------------------------------|
| SIDA1       | V <sub>ESDHBM</sub>   | V <sub>HBM</sub> ESD on all pins                                                                   | ±2000 | _   | -                        | V     |                                                                                                       |
| SIDA2       | V <sub>ESDHV</sub>    | ESD on LIN, V <sub>BAT</sub> , V <sub>SENSE</sub> , V <sub>DIAG</sub> , RSH, RSL, RSH2, RSL2, GPIO | ±8000 | I   | -                        | V     | As per ISO10605 With required external protection as per the guidelines in the ESD protection section |
| SIDA3       | $V_{ESDCDMCOR}$       | CDM ESD on Corner Pins                                                                             | ±750  | -   | -                        | V     |                                                                                                       |
| SIDA4       | V <sub>ESDCDM</sub>   | CDM ESD on non-corner pins                                                                         | ±500  | -   | -                        | V     |                                                                                                       |
| SIDA5       | V <sub>BAT</sub>      | Supply voltage V <sub>BAT</sub> <sup>[2]</sup>                                                     | -0.3  | -   | 42                       | V     |                                                                                                       |
| SIDA6       | V <sub>SHV</sub>      | V <sub>SENSE</sub> /V <sub>DIAG</sub> ADC sense voltage <sup>[2]</sup>                             | -0.3  | -   | 42                       | V     |                                                                                                       |
| SIDA7       | V <sub>SHV</sub>      | V <sub>SENSE</sub> /V <sub>DIAG</sub> ADC sense voltage <sup>[2]</sup>                             | -40   | -   | 42                       | V     | With external 2.2-kΩ resistor                                                                         |
| SIDA8       | I <sub>SH</sub>       | V <sub>SENSE</sub> /V <sub>DIAG</sub> current <sup>[2]</sup>                                       | -20   | ı   | 1                        | mA    | Forced externally                                                                                     |
| SIDA9       | I <sub>CS</sub>       | $R_{SH}/R_{SL}/R_{SH2}/R_{SL2}$ current <sup>[2]</sup>                                             | -1    | -   | 1                        | mA    | Forced externally                                                                                     |
| SIDA10      | V <sub>LIN</sub>      | LIN pin voltage <sup>[2]</sup>                                                                     | -27   | -   | 42                       | V     |                                                                                                       |
| SIDA11      | I <sub>LIN</sub>      | LIN pin current <sup>[2]</sup>                                                                     | _     | ı   | 200                      | mA    |                                                                                                       |
| SIDA12      | V <sub>GPIO</sub>     | GPIO pin input voltage                                                                             | -0.5  | -   | V <sub>DDD</sub><br>+0.5 | V     |                                                                                                       |
| SIDA13      | $V_{DDA}, V_{DDD}$    | V <sub>DDA</sub> , V <sub>DDD</sub> supply voltage                                                 | -0.3  | -   | 4.7                      | V     |                                                                                                       |
| SIDA13A     | I <sub>BAT</sub>      | V <sub>BAT</sub> supply current <sup>[3]</sup>                                                     | _     | ı   | 160                      | mA    |                                                                                                       |
| SIDA13B     | I <sub>BATABSDC</sub> | V <sub>BAT</sub> supply current, long-term average                                                 | -     | -   | 40                       | mA    |                                                                                                       |
| SIDA14      | V <sub>CCD</sub>      | VCC core supply voltage                                                                            | -0.3  | -   | 1.95                     | V     |                                                                                                       |
| SIDA16      | I <sub>GPIO</sub>     | Current per GPIO pin                                                                               | -20   | -   | 20                       | mA    |                                                                                                       |
| SIDA17      | V <sub>SLV</sub>      | RSHx, RSLx, VTEMP                                                                                  | -0.3  | -   | VDDA<br>+0.3             |       |                                                                                                       |
| SIDA18      | T <sub>A</sub>        | Ambient temperature                                                                                | -40   | -   | 125                      | °C    |                                                                                                       |
| SIDA19      | T <sub>S</sub>        | Storage temperature                                                                                | -55   | _   | 125                      | °C    |                                                                                                       |
| SIDA20      | T <sub>J</sub>        | Junction temperature                                                                               | -40   | -   | 150                      | °C    |                                                                                                       |
| SIDA21      | T <sub>LIFE</sub>     | Life time                                                                                          | 15    | -   | -                        | Years |                                                                                                       |
| SIDA22      | T <sub>STORAGE1</sub> | Storage time                                                                                       | 5     | -   | -                        | Years | T <sub>A</sub> = 55 °C, 85% r.H.                                                                      |
| SIDA23      | T <sub>STORAGE2</sub> | Storage time                                                                                       | 15    | -   | -                        | Years | $T_A = 40  ^{\circ}\text{C}, 80\%  \text{r.H.}$                                                       |

#### Notes

<sup>2.</sup> To prevent damage caused by high-voltage pulses, external protection (that is, series resistor, diode, TVS) may be required. To allow a minimum system level supply voltage of 4.5 V, external protection circuits including reverse protection diodes are designed in a way that guarantees the device minimum functional voltage  $V_{BAT}$  of at least 3.6 V. 3. Absolute max current includes inrush / transient current during power-up.

Based on 32-bit Arm® Cortex®-M0+



**Electrical specifications** 

Table 7 **Absolute maximum ratings** 

| Spec<br>ID# | Parameter             | Description                                        |   | Тур | Max               | Units | Details / Conditions                  |
|-------------|-----------------------|----------------------------------------------------|---|-----|-------------------|-------|---------------------------------------|
| SIDA24      | t                     | Short circuit tolerance time: HVREG <sup>[4]</sup> | - | Ī   | 60                | min   | V <sub>BAT</sub> : 3.6 V to 28 V      |
| SIDAZT      | <sup>L</sup> SCVHVREG | Short circuit toterance time. TVKES                | - | -   | 500               | ms    | V <sub>BAT</sub> : 28 V to 42 V       |
| SIDA24A     | t                     | Short circuit tolerance: LIN                       | - | -   | 60 <sup>[5]</sup> | min   | V <sub>BAT</sub> = LIN: 3.6 V to 28 V |
| SIDAZ4A     | t <sub>SCLIN</sub>    |                                                    | _ | -   | 500               | ms    | V <sub>BAT</sub> = LIN: 28 V to 42 V  |

Unless otherwise noted, functionality and parameters are valid over operating voltage and temperature range. All analog voltages are relative to  $V_{SSA}$ , all digital voltages are relative to  $V_{SSD}$ . A negative current if flowing out of a pin, and positive current into a pin.

Table 8 **Operating conditions** 

| Spec<br>ID# | Parameter                | Description                                      | Min  | Тур | Max | Units | Details/<br>Conditions          |
|-------------|--------------------------|--------------------------------------------------|------|-----|-----|-------|---------------------------------|
| SID1        | $V_{BAT}$                | Supply voltage VBAT                              | 3.6  | _   | 28  | V     |                                 |
| SID2        | V <sub>BAT_LIN</sub>     | VBAT range for LIN communications                | 7    | -   | 18  | V     | LIN2.2A Parameter<br>10         |
| SID2A       | V <sub>BAT_LIN_ext</sub> | VBAT range for LIN communications <sup>[6]</sup> | 6    | _   | 28  | V     | Extended LIN 2.2A specification |
| SID3        | V <sub>SENSE</sub>       | VBAT sense voltage                               | 3.6  | _   | 28  | V     |                                 |
| SID4        | V <sub>DIAG</sub>        | VDIAG sense voltage                              | 3.6  | ı   | 28  | ٧     |                                 |
| SID4A       | I <sub>SENSE</sub>       | V <sub>SENSE</sub> /V <sub>DIAG</sub> current    | -    | 5   | 20  | μΑ    |                                 |
| SID5        | V <sub>LIN</sub>         | LIN output voltage                               | 6    | -   | 28  | V     |                                 |
| SID6        | R <sub>LIN,PU</sub>      | LIN pull-up resistor                             | 20   | 30  | 47  | kΩ    |                                 |
| SID7        | V <sub>RSx</sub>         | Input range (R <sub>SH</sub> , R <sub>SL</sub> ) | -0.3 | -   | 0.3 | V     |                                 |

<sup>4.</sup> Current limited to prevent thermal runaway and catastrophic part damage. If junction temperature exceeds limits in SIDA20, part operation is not guaranteed and part reliability might be affected.

<sup>5. 60</sup> minutes is cumulative and applies only when the local transmitter is enabled and driving dominant state on to the LIN bus. Part testing is performed for 60 minutes with LIN driving dominant state continuously.
6. The LIN interface should only be active when the supply voltage is within VBAT\_LIN. Outside VBAT\_LIN, the LIN module will not

interfere with bus communications (will not block the bus with a dominant bit). LIN V2.2A specifications are based on 7V ≤ VBAT ≤ 18 V, the AC/DC behavior can change for  $6V \le VBAT < 7V$  and 18 V < VBAT < 28 V.

# Based on 32-bit Arm® Cortex®-M0+



**Electrical specifications** 

 Table 8
 Operating conditions (continued)

| Spec<br>ID# | Parameter            | Description                                       | Min   | Тур | Мах                       | Units | Details/<br>Conditions                                         |
|-------------|----------------------|---------------------------------------------------|-------|-----|---------------------------|-------|----------------------------------------------------------------|
| SID7A       |                      |                                                   | -2000 | -   | 20                        | nA    | V <sub>INADC</sub> : -0.3 to 0.3 V<br> <br> -40 to +125 °C     |
| SID7B       |                      | RSH/RSL/RSH2/RSL2 Current                         | -200  | -   | 20                        | nA    | V <sub>INADC</sub> : -0.15 to<br>+0.15 V   -40 to<br>+125 °C   |
| SID7C       | I <sub>CS</sub>      |                                                   | -20   | -   | 20                        | nA    | V <sub>INADC</sub> : -0.075 to<br>+0.075 V   -40 to<br>+125 °C |
| SID7D       |                      |                                                   | -12   | -   | 12                        | nA    | V <sub>INADC</sub> : -0.003 to<br>+0.003 V   -40 to<br>+125 °C |
| SID7E       |                      |                                                   | -4    | -   | 4                         | nA    | V <sub>INADC</sub> : -0.003 to<br>+0.003 V   -40 to<br>+85 °C  |
| SID7F       | I <sub>CS_diff</sub> | Difference of leakage current for an RSH-RSL pair | -1    | -   | 1                         | nA    | V <sub>INADC</sub> : -0.003 to<br>+0.003 V   -40 to<br>+85 °C  |
| SID8        | R <sub>SENSE</sub>   | Shunt current sense resistor                      | 25    | 100 | 200                       | μΩ    |                                                                |
| SID9        | V <sub>INADC</sub>   | ADC input voltage range                           | -0.3  | -   | 1.2                       | V     |                                                                |
| SID9A       | V <sub>INGPIO</sub>  | GPIO input voltage range (digital)                | -0.3  | -   | V <sub>DDD</sub> +<br>0.3 | V     |                                                                |
| SID10       | T <sub>A</sub>       | Ambient temperature range                         | -40   | _   | 125                       | °C    |                                                                |

**Electrical specifications** 

# 4.2 Device-level specifications

Unless otherwise noted, functionality and parameters are valid over operating conditions and lifetime (range of functionality). All analog voltages are relative to V<sub>SSA</sub>, digital voltages are relative to V<sub>SSD</sub>. A negative current is flowing out of a pin, positive current into a pin.

# 4.2.1 Operating current and wakeup times

 Table 9
 Operating current and wakeup times

| Spec ID# | Parameter                | Description                           | Min | Тур | Max | Units | Details / Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|--------------------------|---------------------------------------|-----|-----|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID12    |                          |                                       | _   | 6   | 8   | mA    | IMO = 49.152 MHz, HFCLK = IMO/2, CPU Core only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SID12A   | I <sub>BAT_NORM_24</sub> | Average supply current in active mode | _   | 12  | 14  | mA    | Clocks: IMO = 49.152 MHz HFCLK = IMO/2 SYSCLK = HFCLK SRSS PUMP Clock = Disabled  TCPWM: 1 counter enabled  LIN: 10 kHz, 25% active dominant, 25% active recessive, 50% standby  PACSS: Both channels enabled and continuously converting Power settings: Buffer = 78%, PGA = 58%, Modulator = 88%, Sample rate = 8 ksps, FIR enabled, 15 taps  MOD_FCHOP = /32  PACSS Pump clock sourced from HFCLK  CPU: void main() { int i = 1; while(1) { i = i + 1; i = i + 2; i = i + 3; i = i + 4; i = i + 5; }} Designed to provide constant activity + code flash access, not absolute worst case CPU current Prefetch enabled, flash wait states = 1 for 24.576 MHz <sup>[7]</sup> |



7. Refer to the TRM for the details on the ACHAN power chopping configuration and pump clock configuration details.



Electrical specifications

| Table 9 | Operating current and wakeup times ( | (continued) |
|---------|--------------------------------------|-------------|
|---------|--------------------------------------|-------------|

| Spec ID# | Parameter                 | Description                                                                                                     | Min | Тур | Max | Units | Details / Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|---------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID13    |                           |                                                                                                                 | -   | 10  | 12  | mA    | IMO = 49.152 MHz, HFCLK = IMO, CPU Core only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SID13A   | I <sub>BAT_NORM_</sub> 48 | Average supply current in active mode                                                                           | -   | 16  | 18  | mA    | Clocks: IMO = 49.152 MHz HFCLK = IMO SYSCLK = HFCLK SRSS PUMP Clock = Disabled  TCPWM: 1 counter enabled  LIN: 10 kHz, 25% active dominant, 25% active recessive, 50% standby  PACSS: Both channels enabled and continuously converting Power settings: Buffer = 78%, PGA = 58%, Modulator = 88%, Sample rate = 8 ksps, FIR enabled, 15 taps MOD_FCHOP = /32  PACSS Pump clock sourced from HFCLK  CPU: void main() { int i = 1; while(1) { i = i + 1; i = i + 2; i = i + 3; i = i + 4; i = i + 5; }} Designed to provide constant activity + code flash access, not absolute worst case CPU current Prefetch enabled, flash wait states = 3 for 49.152 MHz <sup>[7]</sup> |
| SID14    | I <sub>BAT_NOCPU</sub>    | Average current with CPU in Sleep mode <sup>[8]</sup>                                                           | -   | 3   | -   | mA    | HFCLK = IMO = 24MHz, SWD pins grounded.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SID15A.3 | I <sub>BAT_STOP</sub>     | Average supply current in Deep Sleep mode with once-per-second wakeup <sup>[9]</sup>                            | _   | 85  | 100 | μА    | Max value at T <sub>A</sub> = 85 °C; HV dividers off; VBAT >= 5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SID17A.3 | I <sub>BAT_SLEEP</sub>    | Average current in Deep<br>Sleep mode without<br>periodic wakeup and no<br>periodic calibration <sup>[10]</sup> | -   | 35  | 60  | μА    | Max value at T <sub>A</sub> = 85 °C; HV dividers off; VBAT >= 5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SID19    | I <sub>BAT_XRES</sub>     | Current with XRES low                                                                                           | -   | 65  | -   | μΑ    | XRES input low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SID20    | t <sub>STARTUP</sub>      | Start time from reset release                                                                                   | -   | _   | 8   | ms    | XRES or POR release Includes the ROM boot time and the SWD listen window.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



| Spec ID# | Parameter | Description                          | Min | Тур | Max | Units            | Details / Conditions |
|----------|-----------|--------------------------------------|-----|-----|-----|------------------|----------------------|
| SID21    | Touren    | Wakeup from Sleep<br>power mode      | _   | -   | 6   | SYSCLK<br>cycles |                      |
| SID22    |           | Wakeup from Deep<br>Sleep power mode | _   | _   | 35  | μs               |                      |

- 8. PSoC<sup>™</sup> 4 power mode = sleep, CPU powered down, all other high- and low-speed clocks are active; peripherals off; DMA inactive, RAM retained.
  9. PSoC 4 power mode = deepsleep: μC powered down, high-speed clocks and peripherals off, low-power oscillator and timer active, all RAM and registers except internal μC registers retained. LIN and watchdog timers active. Includes once-per-second wakeup for measurements periodic measurements.

  10.Same as IBAT\_STOP (PSoC 4 Power mode = deepsleep) without cyclic wakeup (no periodic calibration or measurements).



Based on 32-bit Arm® Cortex®-M0+

PSoC™ 4 HVPA-144K

**Electrical specifications** 

# Based on 32-bit Arm® Cortex®-M0+

**Electrical specifications** 



# **4.2.2** Voltage regulators

# Table 10 Voltage regulators

| SPEC ID# | Parameter           | Description                                                | Min  | Тур | Max  | Units | Details/<br>Conditions      |
|----------|---------------------|------------------------------------------------------------|------|-----|------|-------|-----------------------------|
| SID23    | $V_{DDA}$           | Analog regulator voltage                                   | 3    | 3.3 | 3.6  | V     |                             |
| SID24    | I <sub>DDA</sub>    | Analog regulator current                                   | _    | N/A | -    |       | Not to be used off-chip     |
| SID25    | V <sub>DDD</sub>    | Digital regulator voltage,<br>V <sub>BAT</sub> > 4 V       | 3    | 3.3 | 3.6  | V     |                             |
| SID26    | $V_{DDD}$           | Digital regulator voltage,<br>4 V≥ V <sub>BAT</sub> ≥3.6 V | 2.7  | 1   | 3.6  | V     |                             |
| SID27    | I <sub>DD</sub>     | Digital regulator current                                  | -    | 1   | 30   | mA    | Core, GPIO, & Ext.<br>loads |
| SID27A   | I <sub>DDGPIO</sub> | Digital regulator current (GPIOs)                          | -    | ı   | 10   | mA    | For GPIO & Ext.<br>loads    |
| SID28    | V <sub>CCD</sub>    | Core regulator voltage                                     | 1.75 | 1.8 | 1.95 | V     |                             |
| SID29    | I <sub>cc</sub>     | Core regulator current                                     | -    | N/A | -    |       | Not to be used off-chip     |

# 4.2.3 **GPIO**

# Table 11 GPIO DC specifications

| Spec ID# | Parameter             | Description                                        | Min                    | Тур | Мах                  | Units | Details/Conditions                                                                                                                                               |
|----------|-----------------------|----------------------------------------------------|------------------------|-----|----------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID30    | V <sub>IH</sub>       | Input voltage high threshold                       | 0.7*V <sub>DDD</sub>   | _   | -                    | V     | CMOS Input                                                                                                                                                       |
| SID31    | V <sub>IL</sub>       | Input voltage low threshold                        | _                      | _   | 0.3*V <sub>DDD</sub> | V     | CMOS Input                                                                                                                                                       |
| SID32    | V <sub>IH</sub>       | LVTTL input, V <sub>DDD</sub> ≥ 2.7 V              | 2                      | -   | -                    | V     |                                                                                                                                                                  |
| SID33    | V <sub>IL</sub>       | LVTTL input, V <sub>DDD</sub> ≥ 2.7 V              | -                      | -   | 0.8                  | V     |                                                                                                                                                                  |
| SID34    | V <sub>OH</sub>       | Output voltage high level                          | V <sub>DDD</sub> -0.45 | -   | -                    | V     | $\begin{split} &I_{OH} = -4 \text{ mA} \mid V_{DDD} \ge \\ &3 \text{ V} \\ &I_{OH} = -1 \text{ mA} \mid 2.7 \text{ V} \le \\ &V_{DDD} < 3 \text{ V} \end{split}$ |
| SID35    | V <sub>OL</sub>       | Output voltage low level                           | _                      | -   | 0.45                 | V     | $I_{OL} = 10 \text{ mA} \mid V_{DDD} \ge 2.7 \text{ V}$                                                                                                          |
| SID36    | R <sub>PULLUP</sub>   | Pull-up resistor                                   | 3.5                    | 5.6 | 8.5                  | kΩ    |                                                                                                                                                                  |
| SID37    | R <sub>PULLDOWN</sub> | Pull-down resistor                                 | 3.5                    | 5.6 | 8.5                  | kΩ    |                                                                                                                                                                  |
| SID38    | I <sub>IL</sub>       | Input leakage current (absolute value)             | -                      | 2   | _                    | nA    | 25 °C, V <sub>DDD</sub> = 3.0 V                                                                                                                                  |
| SID38A   | I <sub>IL</sub>       | Input leakage current (absolute value)             | _                      | -   | 1                    | μΑ    | T <sub>J</sub> = 150 °C, V <sub>DDD</sub> = 3.0 V                                                                                                                |
| SID40    | C <sub>IN</sub>       | Input capacitance                                  | -                      | -   | 10                   | pF    |                                                                                                                                                                  |
| SID41    | V <sub>HYSTTL</sub>   | Input hysteresis LVTTL<br>V <sub>DDD</sub> > 2.7 V | 25                     | 40  | _                    | mV    |                                                                                                                                                                  |
| SID42    | V <sub>HYSCMOS</sub>  | Input hysteresis CMOS                              | 0.05*V <sub>DDD</sub>  | -   | _                    | V     |                                                                                                                                                                  |

# Based on 32-bit Arm® Cortex®-M0+



**Electrical specifications** 

 Table 11
 GPIO DC specifications (continued)

| Spec ID# | Parameter             | Description                                                           | Min | Тур | Max | Units | Details/Conditions                                                                                                      |
|----------|-----------------------|-----------------------------------------------------------------------|-----|-----|-----|-------|-------------------------------------------------------------------------------------------------------------------------|
| SID43    | I <sub>DIODE</sub>    | Current through protection diode to V <sub>DDD</sub> /V <sub>SS</sub> | -   | -   | 100 | μА    | 100 μA is an absolute<br>value; V <sub>DDD</sub> + 0.25V =<br>source current, V <sub>SS</sub> -<br>0.25V = sink current |
| SID44    | I <sub>TOT_GPIO</sub> | Maximum Total Source or<br>Sink Chip Current                          | _   | _   | 10  | mA    | Sum of GPIO Source or Sink current.                                                                                     |

# Table 12 GPIO AC Specifications

| Spec ID# | Parameter            | Description                                                                       | Min | Тур | Max | Units | Details/Conditions                      |
|----------|----------------------|-----------------------------------------------------------------------------------|-----|-----|-----|-------|-----------------------------------------|
| SID45    | t <sub>RISEF</sub>   | Rise time in Fast Strong<br>Mode                                                  | 1.5 | _   | 12  | ns    | 3.3-V V <sub>DDD</sub> , Cload = 25 pF  |
| SID46    | t <sub>FALLF</sub>   | Fall time in Fast Strong<br>Mode                                                  | 1.5 | -   | 12  | ns    | 3.3-V V <sub>DDD</sub> , Cload = 25 pF  |
| SID47    | t <sub>RISES</sub>   | Rise time in Slow Strong<br>Mode                                                  | 10  | -   | 60  | ns    | 3.3-V V <sub>DDD</sub> , Cload = 25 pF  |
| SID48    | t <sub>FALLS</sub>   | Fall time in Slow Strong<br>Mode                                                  | 10  | -   | 60  | ns    | 3.3-V V <sub>DDD</sub> , Cload = 25 pF  |
| SID49    | f <sub>GPIOUTF</sub> | GPIO f <sub>OUT</sub> ;<br>3.3 V ≤ V <sub>DDD</sub> ≤ 3.6 V. Fast<br>Strong mode. | -   | -   | 33  | MHz   | 90/10%, 25-pF load,<br>60/40 duty cycle |
| SID50    | f <sub>GPIOUTS</sub> | GPIO f <sub>OUT</sub> ;<br>3.3 V ≤ V <sub>DDD</sub> ≤ 3.6 V. Slow<br>Strong mode. | -   | -   | 7   | MHz   | 90/10%, 25-pF load,<br>60/40 duty cycle |
| SID51    | f <sub>GPIOIN</sub>  | GPIO input operating frequency;2.7 V ≤ V <sub>DDD</sub> ≤ 3.6 V                   | _   | _   | 48  | MHz   | 90/10% V <sub>IO</sub>                  |

# 4.2.4 XRES

# Table 13 XRES DC specifications

| Spec ID# | Parameter            | Description                                                           | Min                  | Тур | Max                  | Units | Details/Conditions                                                                             |
|----------|----------------------|-----------------------------------------------------------------------|----------------------|-----|----------------------|-------|------------------------------------------------------------------------------------------------|
| SIDX1    | V <sub>IH</sub>      | Input voltage high threshold                                          | 0.7*V <sub>DDD</sub> | _   | -                    | V     | CMOS Input                                                                                     |
| SIDX2    | V <sub>IL</sub>      | Input voltage low threshold                                           | _                    | -   | 0.3*V <sub>DDD</sub> | V     | CMOS Input                                                                                     |
| SIDX3    | R <sub>PULLUP</sub>  | Pull-up resistor                                                      | _                    | 60  | -                    | kΩ    |                                                                                                |
| SIDX4    | C <sub>IN</sub>      | Input capacitance                                                     | -                    | -   | 7                    | pF    |                                                                                                |
| SIDX5    | V <sub>HYSXRES</sub> | Input voltage hysteresis                                              | -                    | 100 | _                    | mV    | Guaranteed by design                                                                           |
| SIDX6    | I <sub>DIODE</sub>   | Current through protection diode to V <sub>DDD</sub> /V <sub>SS</sub> | -                    | -   | 100                  | μА    | 100 μA is an absolute value; $V_{DDD}$ + 0.25 = source current, $V_{SS}$ - 0.25 = sink current |

### Based on 32-bit Arm® Cortex®-M0+

**Electrical specifications** 

Table 14 **XRES AC specifications** 

| Spec ID# | Parameter               | Description                                     | Min | Тур | Max | Units | Details/Conditions |
|----------|-------------------------|-------------------------------------------------|-----|-----|-----|-------|--------------------|
| SIDX7    | t <sub>RESETWIDTH</sub> | Reset pulse width                               | 1   | -   | -   | μs    |                    |
| SIDX8    | t <sub>RESETWAKE</sub>  | Wake-up time from Reset release <sup>[11]</sup> | _   | -   | 8   | ms    |                    |

#### 4.2.5 **Clocks**

#### Table 15 Internal oscillators and clocks

| Spec ID#               | Parameter                | Description                                                    | Min  | Тур  | Max    | Units | Details / Conditions                                                          |
|------------------------|--------------------------|----------------------------------------------------------------|------|------|--------|-------|-------------------------------------------------------------------------------|
| SID53                  | f <sub>IMO</sub>         | IMO clock frequency <sup>[12]</sup>                            | ı    | _    | 49.152 | MHz   |                                                                               |
| SID53A <sup>[13]</sup> | f <sub>SYSCLK</sub>      | System (CPU) clock frequency                                   | ı    | -    | 49.152 | MHz   |                                                                               |
| SID53B <sup>[14]</sup> | f <sub>SYSCLK</sub>      | System (CPU) clock frequency                                   | ı    | -    | 24.576 | MHz   |                                                                               |
| SID54                  | f <sub>IMO_ACCY1</sub>   | IMO frequency variation<br>(not locked to HPOSC)               | -2.0 | ı    | 2.0    | %     | -40°C < T <sub>A</sub> < 105°C;<br>f <sub>IMO</sub> = 48 MHz or<br>49.152 MHz |
| SID54A                 | f <sub>IMO_ACCY1a</sub>  | - (not tocked to 111 OSC)                                      | -3.0 | 1    | 3.0    | %     | $T_A \ge 105^{\circ}C$ ; $f_{IMO} = 48$<br>MHz or 49.152 MHz                  |
| SID55 <sup>[17]</sup>  | t                        | IMO frequency variation                                        | -1.0 | -    | 1.0    | %     | f <sub>IMO</sub> = 48 MHz or                                                  |
| SID55A <sup>[18]</sup> | f <sub>IMO_ACCY</sub>    | (locked to HPOSC)                                              | -1.5 | ±1.0 | 1.5    | %0    | 49.152 MHz                                                                    |
| SID56                  | f <sub>HPOSC</sub>       | Precision 2-MHz reference oscillator                           | ı    | 2.0  | _      | MHz   |                                                                               |
| SID57 <sup>[17]</sup>  | f <sub>HPOSC_ACCY</sub>  | Precision 2-MHz reference                                      | -1.0 | -    | 1.0    | %     |                                                                               |
| SID57A <sup>[18]</sup> | f <sub>HPOSC_ACCYa</sub> | oscillator                                                     | -1.5 | ±1.0 | 1.5    | %     |                                                                               |
| SID58                  | f <sub>PILO</sub>        | Precision internal low speed oscillator (PILO) <sup>[15]</sup> |      | 32   | _      | kHz   |                                                                               |
| SID59 <sup>[17]</sup>  | r.                       | PILO accuracy (no periodic                                     | -5.0 | _    | 5.0    | %     |                                                                               |
| SID59A <sup>[18]</sup> | t <sub>PILO_ACCY</sub>   | calibration)                                                   | -7.0 | ±5.0 | 7.0    | %0    |                                                                               |
| SID60 <sup>[17]</sup>  | f <sub>PILO_ACCY2</sub>  | PILO accuracy (with                                            | -1.0 | -    | 1.0    | %     |                                                                               |
| SID60A <sup>[18]</sup> | f <sub>PILO_ACCY2a</sub> | periodic calibration) <sup>[16]</sup>                          | -1.5 | ±1.0 | 1.5    | %     |                                                                               |

### **Notes**

<sup>11.</sup>Includes the ROM boot time and the SWD listen window.

 <sup>12.</sup>f<sub>IMO</sub> is factory trimmed and is user adjustable between 24 MHz and 48 MHz in 4-MHz steps. The 48-MHz setting can be boosted to 49.152 MHz using "Special" calibration data stored in SFLASH.
 13.For CY8C414x devices. See Ordering information.
 14.For CY8C412x devices. See Ordering information.
 15.The PILO runs in all power modes and is used for low power interval timers and counters.

<sup>16.</sup> Periodic calibration - locked to HPOSC at least once per second during stop mode. Power required for periodic calibration is included in average stop mode supply current (IBAT\_STOP).

<sup>17.</sup> For 0.1% and 0.15% voltage accuracy parts (-HV413, -HV423). See **Ordering information**. 18. For 0.25% voltage accuracy part (-HV403). See **Ordering information**.

### Based on 32-bit Arm® Cortex®-M0+

**Electrical specifications** 



# 4.3 Analog

# 4.3.1 LIN transceiver

# Table 16 LIN transceiver specifications<sup>[19]</sup>

| Spec ID# | Parameter                | Description                                                                                                                                                                            | Min                 | Тур | Max              | Units     | Details/Conditions                                                                                                                                                                          |
|----------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SIDL63   | I <sub>BUS_LIM</sub>     | LIN output current                                                                                                                                                                     | 40                  | -   | 200              | mA        | Param 12                                                                                                                                                                                    |
| SIDL64   | I <sub>BUS_PAS_dom</sub> | Receiver dominant state<br>input leakage<br>(Driver off; V <sub>BUS</sub> =0 V,<br>V <sub>BAT</sub> =12 V)                                                                             | -1                  | -   | 1                | mA        | Param 13                                                                                                                                                                                    |
| SIDL66   | I <sub>BUS_PAS_rec</sub> | Receiver recessive state input leakage (Driver off; 7 V <v<sub>BUS&lt;18 V, 7 V<v<sub>BAT&lt;18 V)</v<sub></v<sub>                                                                     | -                   | -   | 20               | μА        | Param 14                                                                                                                                                                                    |
| SIDL68   | I <sub>BUS_NO_GND</sub>  | Loss of local ground<br>(V <sub>SS</sub> =V <sub>BAT</sub> <18 V,<br>7 V <v<sub>BUS<vbat<18 td="" v)<=""><td>-1</td><td>-</td><td>1</td><td>mA</td><td>Param 15</td></vbat<18></v<sub> | -1                  | -   | 1                | mA        | Param 15                                                                                                                                                                                    |
| SIDL70   | I <sub>BUS_NO_BAT</sub>  | Loss of battery power (V <sub>BAT</sub> disconnected, 7 V <v<sub>BUS&lt;18 V)</v<sub>                                                                                                  | _                   | -   | 100              | μΑ        | Param 16                                                                                                                                                                                    |
| SIDL72   | $V_{BUSdom}$             | Receiver dominant state                                                                                                                                                                | -                   | -   | 0.4              | $V_{BAT}$ | Param 17                                                                                                                                                                                    |
| SIDL73   | $V_{BUSrec}$             | Receiver recessive state                                                                                                                                                               | 0.6                 | -   | _                | $V_{BAT}$ | Param 18                                                                                                                                                                                    |
| SIDL74   | $V_{BUScnt}$             | Receiver center voltage                                                                                                                                                                | 0.475               | 0.5 | 0.525            | $V_{BAT}$ | Param 19                                                                                                                                                                                    |
| SIDL75   | $V_{BUShys}$             | Receiver hysteresis                                                                                                                                                                    | -                   | -   | 0.175            | $V_{BAT}$ | Param 20                                                                                                                                                                                    |
| SIDL76   | $V_{OH}$                 | Bus transmitter recessive output voltage                                                                                                                                               | V <sub>BAT</sub> -2 | -   | V <sub>BAT</sub> | V         | Not a LIN 2.2A specification                                                                                                                                                                |
| SIDL77   | V <sub>OL</sub>          | Bus transmitter dominant output voltage (V <sub>BAT</sub> = V <sub>BUS</sub> = 7 V)                                                                                                    | _                   | -   | 1.2              | V         | RL = $500 \Omega (I_{OL} < 12 \text{ mA})$                                                                                                                                                  |
| SIDL79   | V <sub>OL</sub>          | Bus transmitter dominant<br>output voltage<br>(V <sub>BAT</sub> = V <sub>BUS</sub> =18 V)                                                                                              | _                   | -   | 2                | V         | RL = 500 Ω (IOL<32 mA)                                                                                                                                                                      |
| SIDL81   | V <sub>SerDiode</sub>    | Voltage drop at external series diodes                                                                                                                                                 | 0.4                 | 0.7 | 1                | V         | Param 21                                                                                                                                                                                    |
| SIDL82   | R <sub>LIN,PU</sub>      | Internal slave pull-up<br>resistor <sup>[20]</sup>                                                                                                                                     | 20                  | 30  | 47               | kΩ        | Param 26 (R <sub>SLAVE</sub> )                                                                                                                                                              |
| SIDL83   | R <sub>LIN,PD</sub>      | Internal pull-down resistor for diagnosis                                                                                                                                              | 20                  | 30  | 47               | kΩ        | Not a LIN 2.2A specification                                                                                                                                                                |
| SIDL84   | D1                       |                                                                                                                                                                                        | 0.396               | -   | -                | -         | Param 27<br>D1 = tBus_rec(min) / (2 x<br>tBit) for baud rate = 20<br>kBps, V <sub>BAT_LIN</sub> = 7V to 18V                                                                                 |
| SIDL84a  | D1a                      | Duty cycle 1 (20 kbps)                                                                                                                                                                 | 0.35                | -   | -                | -         | LIN2.2A spec Param 27 with extended range, (functionality will not block the LIN bus) D1 = tBus_rec (min) / (2x tBit) for baud rate = 20 kBps, V <sub>BAT_LIN</sub> = 6V to 7V & 18V to 28V |

### **Notes**

19.LIN V2.2A specifications are based on  $7V \le V_{BAT} \le 18$  V, the AC/DC behavior can change for  $6V \le V_{BAT} < 7V$  and  $18 \ V < V_{BAT} \le 28$  V. 20.LIN V2.2A specifies  $20 \ k\Omega \le R_{SLAVE} \le 60 \ k\Omega$ . Cypress is specifying a lower maximum  $R_{SLAVE}$  value of  $47 \ k\Omega$ .

### Based on 32-bit Arm® Cortex®-M0+

**Electrical specifications** 



**Table 16** LIN transceiver specifications<sup>[19]</sup> (continued)

| Spec ID# | Parameter                          | Description                                                           | Min   | Тур | Max   | Units | Details/Conditions                                                                                                                                                               |
|----------|------------------------------------|-----------------------------------------------------------------------|-------|-----|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SIDL85   | D2                                 |                                                                       | -     | -   | 0.581 | П     | Param 28<br>D2 = tBus_rec(max) / (2 x<br>tBit) for baud rate =<br>20 kBps, V <sub>BAT_LIN</sub> = 7.6V to<br>18V                                                                 |
| SIDL85a  | D2a                                | Duty Cycle 2 (20 kbps)                                                | ı     | -   | 0.65  | 1     | LIN2.2A spec Param 28 with extended range, (functionality will not block the LIN bus) D2 = tBus_rec (max) / (2x tBit) for baud rate = 20 kBps, V <sub>BAT_LIN</sub> = 18V to 28V |
| SIDL86   | D3                                 | Duty Cycle 3 (10 kbps)                                                | 0.417 | -   | -     | 1     | Param 29<br>D3 = tBus_rec(min) / (2 x<br>tBit) for baud rate =<br>10.4 kBps                                                                                                      |
| SIDL87   | D4                                 | Duty Cycle 4 (10 kbps)                                                | -     | _   | 0.59  | -     | Param 30<br>D4 = tBus_rec(max) / (2 x<br>tBit) for baud rate =<br>10.4 kBps                                                                                                      |
| SIDL88   | t <sub>rx_pd</sub>                 | Propagation delay of receiver                                         | -     | -   | 6     | μs    | Param 31                                                                                                                                                                         |
| SIDL89   | t <sub>rx_sym</sub>                | Symmetry of receiver propagation delay                                | -2    | -   | 2     | μs    | Param 32                                                                                                                                                                         |
| SIDL90   | t <sub>r</sub>                     | Rise Time                                                             | 3.5   | -   | 22.5  | μs    | 1 nf/1 kΩ, 6.8 nf / 660 Ω, 10 nf / 500 Ω                                                                                                                                         |
| SIDL91   | t <sub>f</sub>                     | Fall Time                                                             | 3.5   | -   | 22.5  | μs    | 1 nf/1 k $\Omega$ , 6.8 nf/ 660 $\Omega$ , 10 nf/500 $\Omega$                                                                                                                    |
| SIDL92   | d(t <sub>r</sub> -t <sub>f</sub> ) | Difference between rise time to fall time                             | -4    | -   | 4     | μs    | 1 nf/1 kΩ, 6.8 nf/ 660 Ω, 10 nf/500 Ω                                                                                                                                            |
| SIDL93   | f <sub>LIN10K</sub>                | Baud rate for LIN 10 kbps<br>mode                                     | -     | 10  | -     | kbps  |                                                                                                                                                                                  |
| SIDL94   | f <sub>LIN20K</sub>                | Baud rate for LIN 20 kbps<br>mode                                     | -     | 20  | -     | kbps  |                                                                                                                                                                                  |
| SIDL95   | $f_{PROG}$                         | Baud rate for 100 kbps for fast program transfer mode <sup>[21]</sup> | -     | 100 | -     | kbps  | LIN2.2A specifications are not applicable in this mode                                                                                                                           |

Per LIN2.2A, comments reference appropriate LIN specification parameters. If no parameter is included in the comment, this parameter is not a requirement of the LIN2.2A specification.

### Note

<sup>21.</sup> Fast program transfer mode exceeds the 20 kbps maximum LIN2.2A transfer rate and is not a LIN compliant operating mode. In this mode, LIN Bus specification parameters do not apply. This is mode can be used for factory and field software updates.

### Based on 32-bit Arm® Cortex®-M0+

**Electrical specifications** 



# 4.3.2 Temperature channel

### Table 17 Temperature channel specifications

Temperature channel refers to Vtint (die temp sensor) or Vtemp (external temp sensor) measurements using ACHAN1 + DCHAN2/3.

| Spec ID# | Parameter                  | Description                                                                         | Min  | Тур  | Max                 | Units             | Details/Conditions                                                                                                                                                                                      |
|----------|----------------------------|-------------------------------------------------------------------------------------|------|------|---------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID96    | T <sub>RMEAS</sub>         | Measurement range (T <sub>J</sub> )                                                 | -40  | -    | 125                 | °C                |                                                                                                                                                                                                         |
| SID97    | T <sub>ACC</sub>           | Accuracy including lifetime and temperature drift                                   | -2.5 | -    | 2.5                 | °C                | Primary temp sensor; Includes firmware filtering Alternating VBE measurements are required, refer to the technical reference manual for more details; -40°C $\leq$ T $_{\rm J}$ $\leq$ 125°C            |
| SID97a   | T <sub>ACC_alternate</sub> | Accuracy including lifetime and temperature drift                                   | -3   | ±1   | 3                   | °C                | Secondary/Alternate temp sensor; $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$                                                                                                  |
| SID98    | T <sub>RES</sub>           | Resolution                                                                          | _    | _    | 0.1                 | °C                |                                                                                                                                                                                                         |
| SID99a   | f <sub>TUPDATE</sub>       | Effective signal update rate output <sup>[22]</sup>                                 | 0.36 | -    | 16                  | ksps              | Measurement using secondary channel configuration and single shot mode Max spec is defined for DR=64, DR2=1, single shot mode; Min spec is for information only to show the lowest update rate possible |
| SID100   | N <sub>ADC,TEMP</sub>      | Resolution                                                                          | 16   | _    | -                   | bits              | No missing codes                                                                                                                                                                                        |
| SID101   | V <sub>TNOISE</sub>        | Output referred noise                                                               | -    | -    | 0.16                | °C <sub>rms</sub> | Using SID99a configuration and with firmware 8-tap moving average filter.                                                                                                                               |
| SID102   | T <sub>LATENCY_MUX</sub>   | Measurement valid<br>delay <sup>[23]</sup>                                          | -    | 64.7 | 65.72               | μs                | Refer to TRM "PACSS clock<br>cycle equations"<br>DR=64, DR2=0, Sinc3,<br>AVG_MODE=0,<br>OCOR_EN=GCOR_EN=FIR_EN=<br>PP_EN=0<br>CLK_SYS=48 MHz,<br>CLK_DSM=3.072 MHz                                      |
| SID103   | V <sub>TRMEAS</sub>        | VTEMP measurement range                                                             | 0    | -    | V <sub>DDD</sub> /3 | V                 | External thermistor ADC input.<br>ADC reference is set to<br>VTS_REF, which is V <sub>DDD</sub> /3.                                                                                                     |
| SID103A  | ACC_VT                     | VTEMP accuracy including lifetime and temperature drift (including reference error) | -1.6 | _    | 1.6                 | %                 | External thermistor ADC input.<br>Using ACHAN1 + DCHAN2/3<br>where ADC reference is set to<br>VTS_REF.                                                                                                  |

### Notes

<sup>22.</sup> Temperature measurement requires two VBEx measurements. Effective temperature update rate of 16ksps with an assumption that first VBE measurement is already done.

<sup>23.</sup> First valid decimator output using a 3.072-MHz ADC clock with OSR = 64 and decimator = Sinc3. Digital FIR filtering and averaging may add more delay.

### Based on 32-bit Arm® Cortex®-M0+

**Electrical specifications** 



#### **Diagnostic channel** 4.3.3

#### Table 18 **Diagnostic channel specifications**

| Spec ID#                | Parameter                 | Description                                                                                                        | Min            | Тур   | Max           | Units | Details/Conditions                                                                                                                                           |
|-------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------|----------------|-------|---------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID302                  | NOISE_D                   | Input referred integrated noise                                                                                    | _              | 50    | 90            | μVrms | DR = 64, DR2 = 1, Incremental mode, gain 1x                                                                                                                  |
| SID303 <sup>[24]</sup>  | V <sub>OFF_D</sub>        | Diagnostic Channel Input<br>referred offset error for<br>V <sub>SENSE</sub> or V <sub>DIAG</sub> measure-<br>ments | -130           | -     | 130           | μV    | 1X gain and V <sub>BAT</sub> <18V and<br>T <sub>A</sub> <125°C                                                                                               |
| SID303A <sup>[24]</sup> | I <sub>OFF_D_LOW_I</sub>  | Diagnostic channel input<br>referred offset error for<br>V <sub>SHUNT</sub> measurements                           | -7             | -     | 7             | μV    | I<140A and V <sub>BAT</sub> <18V and T <sub>A</sub> <125°C<br>Corresponds to Gains<br>256X and 512X                                                          |
| SID303B <sup>[24]</sup> | I <sub>OFF_D_HIGH_I</sub> | Diagnostic Channel Input<br>referred offset error for<br>V <sub>SHUNT</sub> measurements                           | -1024/<br>gain | ı     | 1024/<br>gain | μV    | 140A < I < 3000A and V <sub>BAT</sub><br>< 18V and T <sub>A</sub> < 125°C<br>(Corresponds to Gains 4X<br>- 128X                                              |
| SID304                  | DNL_D                     | Differential non-linearity                                                                                         | -0.05          | _     | 0.05          | %     |                                                                                                                                                              |
| SID305 <sup>[25]</sup>  | ACC_D                     | Accuracy including lifetime and temperature drift                                                                  | -0.25          | ±0.05 | 0.25          | %     | $3.6 \text{ V} < \text{V}_{\text{BAT}} < 28 \text{ V}, -40^{\circ}\text{C} < T_{\text{A}} < 125 ^{\circ}\text{C}; \text{Vin\_range} = 0 $ to 1.2V; Gain = 1x |

### Notes

<sup>24.</sup>Configuration: Incremental conversion mode, DR=64, DR2=1. AAF bypassed.
25.For diagnostic current (V<sub>SHUNT</sub>) measurements using ACHAN1+DCHAN2/3 or voltage (V<sub>SENSE</sub>, V<sub>DIAG</sub>) measurements using ACHAN0/1 + DCHAN2/3, refer to current and voltage channel spec tables.

### Based on 32-bit Arm® Cortex®-M0+

**Electrical specifications** 



#### 4.3.4 **Current channel**

#### **Current channel specifications** Table 19

All the current channel specifications are valid with the automatic gain control (AGC) on, unless specified. Current channel refers to the voltage measurement across RSx shunt pins using ACHAN0 + DCHAN0 channel.

| Spec ID#                    | Parameter                            | Description                                                                           | Min           | Тур            | Мах          | Units | Details / Conditions                                                                                      |
|-----------------------------|--------------------------------------|---------------------------------------------------------------------------------------|---------------|----------------|--------------|-------|-----------------------------------------------------------------------------------------------------------|
| SID104                      | I <sub>RMEAS_G8</sub>                | Measurement range (gain=8)                                                            | -3000         | -              | 3000         | Α     | For a typical shunt (SID8, 100 $\mu\Omega$ ) Guaranteed by design                                         |
| SID105                      | I <sub>RMEAS_G512</sub>              | Range with gain=512                                                                   | -93.75        | -              | 93.75        | Α     | Guaranteed by design                                                                                      |
| SID106 <sup>[26]</sup>      | GE1_I                                | Gain error including lifetime and temperature drift                                   | -0.3          | ±0.03          | 0.3          | %     | V <sub>BAT</sub> < 18 V and T <sub>A</sub> < 105 °C                                                       |
| SID106A <sup>[26]</sup>     | GE2_I                                | Gain error including lifetime and temperature drift                                   | -0.5          | ±0.05          | 0.5          | %     | V <sub>BAT</sub> > 18 V or T <sub>A</sub> > 105 °C                                                        |
| SID107                      | DNL_I                                | Differential non-linearity                                                            | -0.1          | -              | 0.1          | %     |                                                                                                           |
| SID108 <sup>[27, 29]</sup>  | I <sub>OFF_LOW_I</sub>               | Current Channel input<br>referred offset error<br>Using ACHANO as Current<br>Channel  | -0.5          | -              | 0.5          | μV    | I < 140A and V <sub>BAT</sub> <18V and<br>T <sub>A</sub> <105°C<br>Corresponds to Gains 256X and<br>512X  |
| SID109 <sup>[27, 29]</sup>  | l <sub>OFF_HIGH_I</sub>              | Current channel input<br>referred offset error<br>Using ACHANO as current<br>channel  | -144/<br>gain | -              | 144/<br>gain | μV    | 140A < I < 3000A and V <sub>BAT</sub> <18V<br>and T <sub>A</sub> <105°C<br>Corresponds to Gains 4X – 128X |
| SID108A <sup>[28, 29]</sup> | I <sub>OFF_LOW_I</sub>               | Current Channel Input<br>referred offset error<br>Using ACHANO as Current<br>Channel  | -1.5          | ± 0.5          | 1.5          | μV    | I < 140A and V <sub>BAT</sub> <18V and<br>T <sub>A</sub> <105°C<br>Corresponds to Gains 256X and<br>512X  |
| SID109A <sup>[28, 29]</sup> | l <sub>OFF_HIGH_I</sub>              | Current channel input<br>referred offset error;<br>Using ACHANO as current<br>channel | -224/<br>gain | ± 144/<br>gain | 224/<br>gain | μV    | 140A < I < 3000A and V <sub>BAT</sub> <18V<br>and T <sub>A</sub> <105°C<br>Corresponds to Gains 4X – 128X |
| SID110 <sup>[27, 29]</sup>  | I <sub>OFF_HIGH_V_</sub><br>T_LOW_I  | Current channel input<br>referred offset error<br>Using ACHANO as current<br>channel  | -1.0          | ı              | 1.0          | μV    | I < 140A and V <sub>BAT</sub> >18V or<br>T <sub>A</sub> >105°C<br>Corresponds to Gains 256X and<br>512X   |
| SID110A <sup>[27, 29]</sup> | I <sub>OFF_HIGH_V_</sub><br>T_HIGH_I | Current channel input<br>referred offset error<br>Using ACHANO as current<br>channel  | –176/<br>gain | 1              | 176/<br>gain | μV    | 140A < I < 3000A and V <sub>BAT</sub> >18V or T <sub>A</sub> >105°C<br>Corresponds to Gains 4X – 128X     |
| SID110B <sup>[28, 29]</sup> | I <sub>OFF_HIGH_V_</sub><br>T_LOW_I  | Current channel input<br>referred offset error<br>Using ACHANO as current<br>channel  | -1.5          | ±1             | 1.5          | μV    | I < 400A and V <sub>BAT</sub> >18V or<br>T <sub>A</sub> >105°C<br>Corresponds to Gains 256X and<br>512X   |
| SID110C <sup>[28, 29]</sup> | I <sub>OFF_HIGH_V_</sub><br>T_HIGH_I | Current Channel Input<br>referred offset error<br>Using ACHANO as Current<br>Channel  | -224/<br>gain | ± 176/<br>gain | 224/<br>gain | μV    | 140A < I < 3000A and V <sub>BAT</sub> >18V or T <sub>A</sub> >105°C<br>Corresponds to Gains 4X – 128X     |
| SID111                      | I <sub>RES1</sub>                    | Resolution (current measurements)                                                     | _             | 0.715          | _            | mA    | Gain = 512, typical shunt                                                                                 |
| SID111A                     | I <sub>RES1A</sub>                   | Resolution of accumulated current interrupt                                           | -             | 0.715          | _            | mA    | Gain = 512, typical shunt                                                                                 |

<sup>26.</sup>Current Channel Accuracy Error for a given shunt current (Iin) is calculated using the Gain Error (GE) from SID106/106A and Offset Error (IOFF) from SID108/109/110 with the formula: Accuracy Error = Iin \* GE ± IOFF.
27.For 0.1% & 0.15% voltage accuracy parts (-HV413, -HV423). See the ordering information table.
28.For 0.25% voltage accuracy parts (-HV403). See the ordering information table.
29.Configuration: Continuous conversion mode for all valid data rates or incremental conversion with at least DR=64 and DR2=4. AAF

enabled.

### Based on 32-bit Arm® Cortex®-M0+

**Electrical specifications** 



#### Table 19 **Current channel specifications** (continued)

All the current channel specifications are valid with the automatic gain control (AGC) on, unless specified. Current channel refers to the voltage measurement across RSx shunt pins using ACHAN0 + DCHAN0 channel.

| Spec ID# | Parameter                | Description                                                      | Min  | Тур  | Max | Units         | Details / Conditions                                                             |
|----------|--------------------------|------------------------------------------------------------------|------|------|-----|---------------|----------------------------------------------------------------------------------|
| SID112   | I <sub>RES2</sub>        | Resolution (voltage measurements)                                | -    | 36.6 | -   | μV            | Differential, Gain = 1<br>Input range: -0.3 V to +1.2V<br>differential           |
| SID113   | I <sub>NOISE</sub>       | Input referred noise                                             | -    | 7    | 12  | nVrms<br>/√Hz | Gain = 512, equal to 4 mA rms with a 100 $\mu\Omega$ shunt at 1-ksps update rate |
| SID114   | V <sub>IN,RSx</sub>      | RSHx, RSLx differential input<br>voltage range                   | -0.3 | -    | 0.3 | V             |                                                                                  |
| SID115   | G <sub>PGA</sub>         | Programmable gain                                                | 4    | -    | 512 | V/V           |                                                                                  |
| SID116   | G <sub>OP</sub>          | Fixed gain (voltage mode)                                        | -    | 1    | -   | V/V           | ADC Range: -0.3 V to +1.2 V differential                                         |
| SID117   | N <sub>ADC_I</sub> , CUR | ADC digital channel resolution <sup>[30]</sup>                   | 23   | _    | -   | bits          | No missing codes                                                                 |
|          |                          |                                                                  | 0.75 | -    | 48  | ksps          | Continuous measurement signal update rate range (for reference)                  |
|          |                          |                                                                  |      | 1    |     |               | Continuous measurements (DR=128, DR2=24)                                         |
| SID120   | f <sub>IUPDATE</sub>     | Signal update rate output                                        |      | 2    |     |               | Typical use-case; continuous measurements (DR=128, DR2=12)                       |
|          |                          |                                                                  |      | 4    |     |               | Continuous measurements (DR=128, DR2=6)                                          |
|          |                          |                                                                  |      | 8    |     |               | Continuous measurements (DR=64, DR2=6)                                           |
| SID121   | f <sub>IAF</sub>         | Anti-alias LPF corner frequency                                  | -    | 30   | -   | kHz           | Guaranteed by design                                                             |
| SID122   | R <sub>SHDIAG</sub>      | Minimum shunt resistance.                                        | 10   | -    | _   | kΩ            |                                                                                  |
| SID122A  | R <sub>SHDIAGA</sub>     | Higher resistance is detected as an open circuit <sup>[31]</sup> | 1    | -    | -   | kΩ            | V <sub>SH</sub> limit of ±0.05 V                                                 |

<sup>30.</sup>Decimator output minimum data width is 23-bits to accommodate automatic gain of 4-512 while maintaining LSB with same weight

regardless of trim (same mA/LSB); this is accomplished by weighting or shifting modulator output/decimator input by gain.

31. The current measurement channel detects disconnect shunt connections by switching internal pull-up resistors to the shunt pins. If the resistance between the RSHx or RSLx to ground is more than 10 kΩ, an open pin fault can be detected.

### Based on 32-bit Arm® Cortex®-M0+

**Electrical specifications** 



#### Voltage channel 4.3.5

#### Table 20 **Voltage channel specifications**

Voltage channel refers to the VSENSE, VDIAG voltage measurements with internal resistor divider using ACHAN1 + DCHAN1 channel.

| Spec ID#                    | Parameter            | Description                                       | Min   | Тур   | Max  | Units         | Details / Conditions                                                                                               |
|-----------------------------|----------------------|---------------------------------------------------|-------|-------|------|---------------|--------------------------------------------------------------------------------------------------------------------|
| SID123 <sup>[32]</sup>      | V <sub>RMEAS</sub>   | HV measurement range                              | 4     | _     | 28   | V             | With HVATTEN = 24                                                                                                  |
| SID124                      | V <sub>RMEASLV</sub> | LV measurement range                              | 0     | -     | 1.2  | V             |                                                                                                                    |
| SID125 <sup>[33]</sup>      | V <sub>ACC_1</sub>   | Accuracy including                                | -0.5  |       | 0.5  | %             | 3.6V < V <sub>BAT</sub> ≤ 4.5V,<br>-40°C < T <sub>A</sub> < 125°C                                                  |
| SID125A <sup>[33]</sup>     | V <sub>ACC_2</sub>   | lifetime and temperature<br>drift                 | -0.25 | ±0.05 | 0.25 | %             | 4.5V < V <sub>BAT</sub> ≤ 28V,<br>-40°C < T <sub>A</sub> < 125°C                                                   |
| SID125B <sup>[33, 34]</sup> | V <sub>ACC_3.1</sub> |                                                   | -0.25 | ±0.05 | 0.25 | %             | 11V < V <sub>BAT</sub> < 14V,<br>-40°C < T <sub>A</sub> < 85°C                                                     |
| SID126 <sup>[33, 35]</sup>  | V <sub>ACC_3.2</sub> | Accuracy including lifetime and temperature drift | -0.15 | ±0.03 | 0.15 | %             | 11V < V <sub>BAT</sub> < 14V,<br>-40°C < T <sub>A</sub> < 85°C                                                     |
| SID126A <sup>[33, 36]</sup> | V <sub>ACC_3.3</sub> |                                                   | -0.1  | ±0.03 | 0.1  | %             | 11V < V <sub>BAT</sub> < 14V,<br>-40°C < T <sub>A</sub> < 85°C                                                     |
|                             |                      | Primary high precision reference                  | ı     | 1.2   | -    | V             | Measured differentially<br>between V <sub>REFH</sub> and V <sub>REFL</sub>                                         |
| SID126B                     | V <sub>REF1</sub>    | Accuracy including lifetime and temperature drift | -0.15 | -     | 0.15 | %             | 0°C < T <sub>A</sub> ≤ 85°C; higher<br>channel measurement<br>accuracy is achieved through<br>channel calibration. |
|                             |                      |                                                   | -0.2  | I     | 0.2  | %             | $-40^{\circ}$ C < T <sub>A</sub> < $0^{\circ}$ C and<br>85°C < T <sub>A</sub> < 125°C                              |
|                             |                      | Secondary reference                               | -     | 1.2   | _    | V             |                                                                                                                    |
| SID126C <sup>[37]</sup>     | V <sub>REF2</sub>    | Accuracy including lifetime and temperature drift | -2    | -     | 2    | %             |                                                                                                                    |
| SID127                      | DNL_V                | Differential non-linearity                        | -0.05 | 1     | 0.05 | %             |                                                                                                                    |
| SID128                      | $V_{RES}$            | Resolution                                        | -     | 0.293 | _    | mV            | 4 V - 18 V input range (RDIV = 16), Vadc_range = 1.2 V, Gain = 1, Vres = 16 x 1.2 / (2^16 x 1) = 0.293 mV          |
| SID129                      | V <sub>RES</sub>     | Resolution                                        | ı     | 0.439 | _    | mV            | 4 V - 28 V input range (RDIV = 24), Vadc_range = 1.2 V, Gain = 1, Vres = 24 x 1.2 / (2^16 x 1) = 0.439 mV          |
| SID130                      | NOISE_V              | Input referred noise                              | -     | 4     | 6    | μVrms/<br>√Hz | At 1-ksps update rate                                                                                              |
| SID131                      | N <sub>ADC_VOL</sub> | ADC resolution                                    | 16    | 1     | _    | Bits          | No missing codes                                                                                                   |

<sup>32.</sup>HV measurement range can functionally support 0 to 4V.

<sup>33.</sup> Accuracy includes the effect of leakage current of the 2.2-k $\Omega$  resistor as well as gain and offset errors. Measured with only one HV attenuator is enabled.

<sup>34.</sup>For 0.25% voltage accuracy part (-HV403). See the ordering information table 35.For 0.15% voltage accuracy part (-HV423). See the ordering information table. 36.For 0.1% voltage accuracy parts (-HV413). See the ordering information table. 37.Secondary reference with its associated ground can be measured as an input to the ADC (not available on V<sub>REFH</sub> and V<sub>REFL</sub> pins).

### Based on 32-bit Arm® Cortex®-M0+

infineon

**Electrical specifications** 

**Table 20 Voltage channel specifications** (continued)

Voltage channel refers to the VSENSE, VDIAG voltage measurements with internal resistor divider using ACHAN1 + DCHAN1 channel.

| Spec ID# | Parameter                | Description                                                                  | Min  | Тур  | Max   | Units | Details / Conditions                                                                                                                                                                                                                                    |  |
|----------|--------------------------|------------------------------------------------------------------------------|------|------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|          |                          |                                                                              | 0.75 | -    | 48    |       | Continuous measurement signal update rate range (for reference)                                                                                                                                                                                         |  |
|          |                          |                                                                              | 1    | 1    | -     |       | Continuous measurements (DR=128, DR2=24)                                                                                                                                                                                                                |  |
| SID134   | f <sub>VUPDATE</sub>     | Signal update rate output                                                    | 1    | 2    | -     | ksps  | Typical use-case; continuou<br>measurements (DR=128,<br>DR2=12)                                                                                                                                                                                         |  |
|          |                          |                                                                              | 1    | 4    | _     |       | Continuous measurements (DR=128, DR2=6)                                                                                                                                                                                                                 |  |
|          |                          |                                                                              | 1    | 8    | -     |       | Continuous measurements<br>(DR=64, DR2=6)                                                                                                                                                                                                               |  |
| SID135   | f <sub>VAF</sub>         | Anti-Alias LPF corner frequency                                              | ı    | 30   | _     | kHz   | For open circuit detection<br>Guaranteed by design                                                                                                                                                                                                      |  |
| SID136   |                          |                                                                              | 1    | 64.7 | 65.72 | μs    | Refer to TRM "PACSS clock<br>cycle equations"<br>DR=64, DR2=0, Sinc3,<br>AVG_MODE=0,<br>OCOR_EN=GCOR_EN=FIR_E<br>=PP_EN=0<br>CLK_SYS=48 MHz,<br>CLK_DSM=3.072 MHz                                                                                       |  |
| SID136A  | T <sub>LATENCY_MUX</sub> | Measurement valid<br>delay <sup>[38]</sup>                                   | 1    | 2587 | _     | μs    | Refer to TRM "PACSS clock cycle equations" DR=128, DR2=12, Sinc3, AVG_MODE=0, OCOR_EN=GCOR_EN=PP_E =0, FIR_EN=1 FIR_taps = 4, CLK_SYS=48 MHz, CLK_DSM=3.072 MHz PACSS clock cycle time = 10  µs Typ: 1087 µs + (FIR_taps - 1) DR * DR2 / CLK_DSM = 2587 |  |
| SID136B  | t <sub>Phasedelay</sub>  | Phase delay with the current channel                                         | ı    | -    | 5     | μs    | Both channels have FIR enabled, Automatic gain control on current channel                                                                                                                                                                               |  |
| SID137   | HV <sub>ATTEN</sub>      | High-voltage divider ratio for V <sub>SENSE</sub> , V <sub>DIAG</sub> inputs | ı    | 16   | -     | V/V   | Selectable under program control, includes 2.2-kΩ                                                                                                                                                                                                       |  |
| SID137A  | HV <sub>ATTEN</sub>      | High-voltage divider ratio for V <sub>SENSE</sub> , V <sub>DIAG</sub> inputs | ı    | 24   | -     | V/V   | external resistor                                                                                                                                                                                                                                       |  |
| SID138   | R <sub>HVATTEN</sub>     | HV resistance to V <sub>SSA</sub>                                            | 1.68 | 2.4  | 3.72  | МΩ    |                                                                                                                                                                                                                                                         |  |
| SID139   | I <sub>HVATTEN</sub>     | HV divider off leakage                                                       | _    | 0    | 1     | μΑ    | V <sub>SENSE</sub> , V <sub>DIAG</sub> < 15 V                                                                                                                                                                                                           |  |

### Note

<sup>38.</sup> First valid decimator output with a 3.072-MHz ADC clock with OSR=64 and decimator=Sinc3. Digital FIR filtering and averaging may add more latency.

# Based on 32-bit Arm® Cortex®-M0+

**Electrical specifications** 



# 4.4 Digital peripherals

# **4.4.1** TCPWM

# Table 21 TCPWM Specifications

| Spec ID# | Parameter              | Description                                         | Min  | Тур | Max | Units | Details / Conditions                                                                                                                                     |
|----------|------------------------|-----------------------------------------------------|------|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID140   | I <sub>TCPWM1</sub>    | Block current consumption at 3 MHz                  | -    | -   | 45  | μΑ    | All modes (TCPWM)                                                                                                                                        |
| SID141   | I <sub>TCPWM2</sub>    | Block current consumption at 12 MHz                 | -    | _   | 155 | μΑ    | All modes (TCPWM)                                                                                                                                        |
| SID142   | I <sub>TCPWM3</sub>    | Block current consumption at 49.152 MHz             | -    | _   | 650 | μΑ    | All modes (TCPWM)                                                                                                                                        |
| SID143   | f <sub>TCPWMFREQ</sub> | Operating frequency                                 | -    | -   | Fc  | MHz   | Fc max = f <sub>SYSCLK</sub> max =<br>49.152 MHz<br>Guaranteed by design                                                                                 |
| SID144   | t <sub>TPWMENEXT</sub> | Input Trigger Pulse Width<br>for all Trigger Events | 2/Fc | -   | -   | ns    | Trigger Events can be Stop,<br>Start, Reload, Count,<br>Capture, or Kill depending<br>on which mode of operation<br>is selected.<br>Guaranteed by design |
| SID145   | t <sub>TPWMEXT</sub>   | Output Trigger Pulse widths                         | 2/Fc | -   | -   | ns    | Minimum possible width of Overflow, Underflow, and CC (Counter equals Compare value) trigger outputs  Guaranteed by design                               |
| SID146   | t <sub>CRES</sub>      | Counter Resolution                                  | 1/Fc | -   | _   | ns    | Minimum time between successive counts Guaranteed by design                                                                                              |
| SID147   | t <sub>PWMRES</sub>    | PWM Resolution                                      | 1/Fc | -   | -   | ns    | Minimum pulse width of PWM Output Guaranteed by design                                                                                                   |
| SID148   | t <sub>QRES</sub>      | Quadrature inputs resolution                        | 1/Fc | _   | -   | ns    | Minimum pulse width between Quadrature phase inputs. Guaranteed by design                                                                                |

# 4.4.2 LIN

# Table 22 LIN Specifications

| Spec ID# | Parameter        | Description                                                                                              | Min | Тур | Max   | Units | Details / Conditions |
|----------|------------------|----------------------------------------------------------------------------------------------------------|-----|-----|-------|-------|----------------------|
| SID249   | f <sub>LIN</sub> | Internal clock frequency to the LIN block                                                                | -   | -   | 2     | MHz   | Guaranteed by design |
| SID250   | BR_NOM           | Bit rate on the LIN bus                                                                                  | 1   |     | 20    | kbps  |                      |
| SID250A  | BR_REF           | Bit rate on the LIN bus (not<br>in standard LIN specifi-<br>cation) for re-flashing in<br>LIN slave mode | 1   |     | 115.2 | kbps  |                      |

Based on 32-bit Arm® Cortex®-M0+



**Electrical specifications** 

#### **Serial Communication Block** 4.4.3

### I<sup>2</sup>C DC Specifications<sup>[39]</sup> Table 23

| Spec ID# | Parameter         | Description                                    | Min | Тур | Max | Units | Details/Conditions |
|----------|-------------------|------------------------------------------------|-----|-----|-----|-------|--------------------|
| SID149   | I <sub>I2C1</sub> | Block current<br>consumption at 100 kHz        | -   | -   | 50  | μΑ    | -                  |
| SID150   | I <sub>I2C2</sub> | Block current<br>consumption at 400 kHz        | _   | -   | 150 |       | -                  |
| SID151   | I <sub>I2C3</sub> | Block current consumption at 1 Mbps            | -   | -   | 310 |       | -                  |
| SID152   | I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep Sleep<br>mode | -   | _   | 2   |       |                    |

#### I<sup>2</sup>C AC Specifications<sup>[39]</sup> Table 24

| Spec ID# | Parameter         | Description | Min | Тур | Мах | Units | Details/Conditions |
|----------|-------------------|-------------|-----|-----|-----|-------|--------------------|
| SID153   | f <sub>I2C1</sub> | Bit rate    | 1   | -   | 1   | Msps  | -                  |

#### **SPI DC Specifications**<sup>[39]</sup> Table 25

| Spec ID# | Parameter         | Description                         | Min | Тур | Max | Units | Details/Conditions |
|----------|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------|
| SID163   | I <sub>SPI1</sub> | Block current consumption at 1 Mbps | -   | -   | 360 |       | -                  |
| SID164   | I <sub>SPI2</sub> | Block current consumption at 4 Mbps | _   | -   | 560 | μΑ    | -                  |
| SID165   | I <sub>SPI3</sub> | Block current consumption at 8 Mbps | _   | -   | 800 |       | -                  |

#### **SPI AC Specifications**<sup>[39]</sup> Table 26

| Spec ID# | Parameter | Description                                          | Min | Тур | Max | Units | Details/Conditions                                               |
|----------|-----------|------------------------------------------------------|-----|-----|-----|-------|------------------------------------------------------------------|
| SID166   | Гсы       | SPI operating frequency<br>(Master; 6X oversampling) | -   | -   | Fc  | MHz   | Fc max = f <sub>SYSCLK</sub> /6.<br>Fcpu maximum =<br>49.152 MHz |

# Based on 32-bit Arm® Cortex®-M0+



**Electrical specifications** 

#### SPI Master Mode AC Specifications $^{[40]}$ Table 27

| Spec ID# | Parameter        | Description                             | Min | Тур | Max | Units | Details/Conditions               |
|----------|------------------|-----------------------------------------|-----|-----|-----|-------|----------------------------------|
| SID167   | t <sub>DMO</sub> | MOSI valid after SClock<br>driving edge | 1   | -   | 15  |       | -                                |
| SID168   | t <sub>DSI</sub> | MISO valid before SClock capturing edge | 20  | -   | -   | ns    | Full clock, late MISO sampling   |
| SID169   | t <sub>HMO</sub> | Previous MOSI data hold time            | 0   | _   | _   |       | Referred to Slave capturing edge |

#### **SPI Slave Mode AC Specifications**<sup>[40]</sup> Table 28

| Spec ID# | Parameter             | Description                                                 | Min | Тур | Max                       | Units | <b>Details/Conditions</b> |
|----------|-----------------------|-------------------------------------------------------------|-----|-----|---------------------------|-------|---------------------------|
| SID170   | t <sub>DMI</sub>      | MOSI valid before Sclock capturing edge                     | 30  | ı   | _                         |       | 1                         |
| SID171   | t <sub>DSO</sub>      | MISO valid after Sclock<br>driving edge                     | ı   | -   | 48+<br>3*T <sub>SCB</sub> |       | -                         |
| SID171A  | t <sub>DSO_EXT</sub>  | MISO valid after Sclock<br>driving edge in Ext. Clk<br>mode | ı   | ı   | 48                        | ns    | -                         |
| SID172   | t <sub>HSO</sub>      | Previous MISO data hold time                                | 0   | 1   | _                         |       | -                         |
| SID172A  | <sup>t</sup> sselssck | SSEL valid to first SCK valid edge                          | 100 | -   | _                         | ns    | -                         |

### ${\bf UART\ DC\ Specifications}^{[40]}$ Table 29

| Spec ID# | Parameter          | Description                            | Min | Тур | Max | Units | Details/Conditions |
|----------|--------------------|----------------------------------------|-----|-----|-----|-------|--------------------|
| SID160   | I <sub>UART1</sub> | Block current consumption at 100 Kbps  | -   | _   | 60  | μΑ    | -                  |
| SID161   | I <sub>UART2</sub> | Block current consumption at 1000 Kbps | 1   | _   | 320 | μΑ    | _                  |

#### **UART AC Specifications**<sup>[40]</sup> Table 30

| Spec ID# | Parameter         | Description | Min | Тур | Max | Units | Details/Conditions |
|----------|-------------------|-------------|-----|-----|-----|-------|--------------------|
| SID162   | f <sub>UART</sub> | Bit rate    | 1   | _   | 1   | Mbps  | -                  |

**Note** 40.Guaranteed by characterization.

### Based on 32-bit Arm® Cortex®-M0+

**Electrical specifications** 



#### **SWD** interface 4.4.4

#### Table 31 **SWD** interface specifications

| Spec ID                 | Parameter               | Description               | Min    | Тур | Max   | Units | Details/Conditions                         |
|-------------------------|-------------------------|---------------------------|--------|-----|-------|-------|--------------------------------------------|
| SID213                  | f <sub>SWDCLK</sub>     | SWD clock input frequency | _      | -   | 14    | MHz   | f <sub>SWDCLK</sub> ≤ 1/3 f <sub>CPU</sub> |
| SID215 <sup>[41]</sup>  | t <sub>SWDI_SETUP</sub> | SWDI setup time           | 0.25*T | _   | -     |       | T = 1/f <sub>SWDCLK</sub>                  |
| SID216 <sup>[41]</sup>  | t <sub>SWDI_HOLD</sub>  | SWDI hold time            | 0.25*T | _   | -     | ns    | T = 1/f <sub>SWDCLK</sub>                  |
| SID217 <sup>[41]</sup>  | t <sub>SWDO_VALID</sub> | SWDO valid time           | _      | -   | 0.5*T | 113   | T = 1/f <sub>SWDCLK</sub>                  |
| SID217A <sup>[41]</sup> | t <sub>SWDO_HOLD</sub>  | SWDO hold time            | 1      | -   | -     |       | T = 1/f <sub>SWDCLK</sub>                  |

#### 4.5 **Memory**

#### Table 32 **Flash AC Specifications**

| Spec ID                    | Parameter                               | Description                                      | Min   | Тур | Max | Units  | Details/Conditions                                                                                               |
|----------------------------|-----------------------------------------|--------------------------------------------------|-------|-----|-----|--------|------------------------------------------------------------------------------------------------------------------|
| SID174                     | t <sub>ROWWRITE</sub> <sup>[42]</sup>   | Row (block) write time (erase and program)       | -     | -   | 24  |        | Row (block) =<br>128 bytes                                                                                       |
| SID175                     | t <sub>ROWERASE</sub> <sup>[42]</sup>   | Row erase time                                   | -     | -   | 17  | ms     |                                                                                                                  |
| SID176                     | t <sub>ROWPROGRAM</sub> <sup>[42]</sup> | Row program time after erase                     | -     | _   | 7   | 1115   |                                                                                                                  |
| SID178                     | t <sub>BULKERASE</sub>                  | Bulk erase time (32 KB)                          | -     | -   | 35  |        | -                                                                                                                |
| SID180 <sup>[43]</sup>     | t <sub>DEVPROG</sub> <sup>[42]</sup>    | Total device program time                        | -     | _   | 8   | S      | Using Bulk Erase +<br>Program Row APIs                                                                           |
| SID181 <sup>[43, 44]</sup> | F_END                                   | Flash endurance                                  | 100 K | -   | -   | Cycles |                                                                                                                  |
| SID182                     | F_RET                                   | Flash retention.                                 | 15    | -   | _   | years  | Guaranteed by characterization. T <sub>A</sub> ≤ 105 °C, 10K P/E cycles, ≤ three years at T <sub>A</sub> ≥ 85 °C |
| SID183                     | t <sub>RESUMESYSCALL</sub>              | Time for non-blocking system calls to be resumed | 1     | -   | 25  | ms     | Non-blocking system calls should be used only for data flash                                                     |
| SID256                     | WS48                                    | Number of Wait states at<br>49.152 MHz           | 3     | _   | -   |        | CPU execution from Flash                                                                                         |
| SID257                     | WS36                                    | Number of Wait states at 36<br>MHz               | 2     | -   | _   |        | CPU execution from<br>Flash<br>Guaranteed by<br>design                                                           |
| SID258                     | WS24                                    | Number of Wait states at 24.576 MHz              | 1     | -   | _   |        | CPU execution from Flash. Guaranteed by design                                                                   |
| SID259                     | WS12                                    | Number of Wait states at 12<br>MHz               | 0     | -   | -   |        | CPU execution from Flash. Guaranteed by design                                                                   |

### Notes

<sup>41.</sup>Guaranteed by design.
42.It can take as much as 24 milliseconds to write to Flash. During this time the device should not be Reset, or Flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated.

<sup>43.</sup>Guaranteed by characterization. 44.Data flash: 100k cycles per row with cyclical write; Code flash: 100k cycles total

# Based on 32-bit Arm® Cortex®-M0+



**Electrical specifications** 

# 4.6 System resources

# Table 33 Power-on reset (PRES)

| Spec ID | Parameter              | Description                           | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------------|---------------------------------------|-----|-----|-----|-------|--------------------|
| SID185  | V <sub>IPOR_VDDD</sub> | POR trip voltage for V <sub>DDD</sub> | 0.7 | -   | 1.5 | V     |                    |

# Table 34 Brown-out detect (BOD) for $V_{DDD}$ , $V_{CCD}$

| Spec ID | Parameter                  | Description                                         | Min  | Тур | Max  | Units | <b>Details/Conditions</b> |
|---------|----------------------------|-----------------------------------------------------|------|-----|------|-------|---------------------------|
| SID190  | V <sub>DDD_BOD</sub>       | BOD trip voltage for V <sub>DDD</sub>               | 2.34 | -   | 2.63 |       |                           |
| SID190A | V <sub>CCD_BOD</sub>       | BOD trip voltage for V <sub>CCD</sub>               | 1.64 | -   | 1.74 | V     |                           |
| SID190B | V <sub>CCD_BOD_DPSLP</sub> | BOD trip voltage for V <sub>CCD</sub> in Deep Sleep | 1.1  | -   | 1.5  | •     |                           |

# Table 35 Overvoltage detect (OVD) for V<sub>DDD</sub>, V<sub>CCD</sub>

| Spec ID | Parameter            | Description                           | Min  | Тур | Max  | Units | Details/Conditions |
|---------|----------------------|---------------------------------------|------|-----|------|-------|--------------------|
| SID192  | $V_{DDD\_OVD}$       | OVD trip voltage for V <sub>DDD</sub> | 3.62 | -   | 3.96 | V     |                    |
| SID192A | V <sub>CCD_OVD</sub> | OVD trip voltage for V <sub>CCD</sub> | 1.97 | -   | 2.17 | V     |                    |

Ordering information



# **5** Ordering information

The marketing part numbers for the PSoC<sup>™</sup> 4 HVPA devices are listed in the following table.

|                   |                     |                          | 1                  | 1                        | ı                                 | F                          | eatures                      | ı            | 1          | 1   |                                       |     | Packages       | Operating<br>Temp |            |
|-------------------|---------------------|--------------------------|--------------------|--------------------------|-----------------------------------|----------------------------|------------------------------|--------------|------------|-----|---------------------------------------|-----|----------------|-------------------|------------|
| MPM               | Max CPU speed (MHz) | Code Flash (KB) with ECC | SRAM (KB) with ECC | Data flash (KB) with ECC | SFlash (KB) for storing constants | 16-20 bit precision ΔΣ ADC | Voltage measurement accuracy | TCPWM blocks | LIN blocks | SCB | High-voltage subsystem (LDO, LIN PHY) | 0H0 | 32-QFN (6*6mm) | -40 to +125 °C    | Silicon ID |
| CY8C4126LCE-HV403 | 24.576              | 64                       | 4                  | 8                        | 1                                 | 2                          | 0.25%                        | 4            | 1          | 1   | Υ                                     | 9   | Υ              | Υ                 | 0x320026C2 |
| CY8C4126LCE-HV413 | 24.576              | 64                       | 4                  | 8                        | 1                                 | 2                          | 0.1% <sup>[45]</sup>         | 4            | 1          | 1   | Υ                                     | 9   | Υ              | Υ                 | 0x320126C2 |
| CY8C4126LCE-HV423 | 24.576              | 64                       | 4                  | 8                        | 1                                 | 2                          | 0.15% <sup>[45]</sup>        | 4            | 1          | 1   | Υ                                     | 9   | Υ              | Υ                 | 0x320226C2 |
| CY8C4127LCE-HV403 | 24.576              | 128                      | 8                  | 8                        | 1                                 | 2                          | 0.25%                        | 4            | 1          | 1   | Υ                                     | 9   | Υ              | Υ                 | 0x320326C2 |
| CY8C4127LCE-HV413 | 24.576              | 128                      | 8                  | 8                        | 1                                 | 2                          | 0.1% <sup>[45]</sup>         | 4            | 1          | 1   | Υ                                     | 9   | Υ              | Υ                 | 0x320426C2 |
| CY8C4127LCE-HV423 | 24.576              | 128                      | 8                  | 8                        | 1                                 | 2                          | 0.15% <sup>[45]</sup>        | 4            | 1          | 1   | Υ                                     | 9   | Υ              | Υ                 | 0x320526C2 |
| CY8C4147LCE-HV403 | 49.152              | 128                      | 8                  | 8                        | 1                                 | 2                          | 0.25%                        | 4            | 1          | 1   | Υ                                     | 9   | Υ              | Υ                 | 0x320926C2 |
| CY8C4147LCE-HV413 | 49.152              | 128                      | 8                  | 8                        | 1                                 | 2                          | 0.1% <sup>[45]</sup>         | 4            | 1          | 1   | Υ                                     | 9   | Υ              | Υ                 | 0x320A26C2 |
| CY8C4147LCE-HV423 | 49.152              | 128                      | 8                  | 8                        | 1                                 | 2                          | 0.15% <sup>[45]</sup>        | 4            | 1          | 1   | Υ                                     | 9   | Υ              | Υ                 | 0x320B26C2 |

The nomenclature used in the preceding table is based on the following part numbering convention:

| Field | Description       | Values  | Meaning                                    |  |
|-------|-------------------|---------|--------------------------------------------|--|
| CY8C  | Cypress prefix    |         |                                            |  |
| 4     | Architecture      | 4       | PSoC <sup>™</sup> 4                        |  |
| Α     | Family            | 1       | 4100 Family                                |  |
| В     | CDU speed         | 2       | 24 MHz                                     |  |
| Б     | CPU speed         | 4       | 48 MHz                                     |  |
| С     | Flash capacity    | 6       | 64 KB                                      |  |
| C     | Flasii Capacity   | 7       | 128 KB                                     |  |
| DE    | Package code      | LC      | QFN with wettable flanks                   |  |
| F     | Temperature range | Е       | Automotive (-40 °C to +125 °C)             |  |
| S     | Series designator | HV      | PSoC™ 4 High Voltage Series                |  |
| XYZ   | Attributes code   | 000-999 | Code of feature set in the specific family |  |

### Note

 $45.11 \text{ V} < \text{V}_{BAT} < 14 \text{ V}, -40 \,^{\circ}\text{C} < \text{T}_{A} < 85 \,^{\circ}\text{C}.$ 

### Based on 32-bit Arm® Cortex®-M0+

**Packaging** 



# 6 Packaging

The PSoC<sup>™</sup> 4 HVPA device is offered in a 32-QFN package.

Package dimensions and Cypress drawing numbers are in the following table.

# Table 36 Package list

| Spec ID# | Package                         | Description                           | Package Dwg |
|----------|---------------------------------|---------------------------------------|-------------|
| BID20    | 32-pin QFN with wettable flanks | 6 × 6 × 1-mm height with 0.5-mm pitch | 002-29344   |

**Table 37** Package thermal characteristics<sup>[46]</sup>

| Parameter | Description                    | Package    | Min | Тур | Max  | Units   |
|-----------|--------------------------------|------------|-----|-----|------|---------|
| TA        | Operating ambient temperature  |            | -40 | 25  | 125  | °C      |
| TJ        | Operating junction temperature |            | -40 | -   | 150  | °C      |
| TJA       | Package θ <sub>JA</sub>        | 32-pin QFN | -   | -   | 15.1 | °C/Watt |
| Тлс       | Package θ <sub>Jc</sub>        | 32-pin QFN | _   | _   | 1.2  | °C/Watt |

### Table 38 Solder Reflow Peak Temperature

| Package    | Maximum Peak<br>Temperature | Maximum Time at Peak<br>Temperature |  |
|------------|-----------------------------|-------------------------------------|--|
| 32-pin QFN | 260 °C                      | 30 seconds                          |  |

# Table 39 Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-020

| Package    | MSL   |
|------------|-------|
| 32-pin QFN | MSL 3 |

### Note

46. Simulated value, four-layered PCB per JESD51-7.





# 6.1 Package diagram



Figure 24 32-Pin QFN with wettable flank  $(6.0 \times 6.0 \times 1 \text{ mm})$ 

# PSoC<sup>™</sup> 4 HVPA-144K Based on 32-bit Arm<sup>®</sup> Cortex<sup>®</sup>-M0+

Acronyms



# 7 Acronyms

# Table 40 Acronyms used in this document

| Acronym | Description                                                                                     |  |
|---------|-------------------------------------------------------------------------------------------------|--|
| abus    | analog local bus                                                                                |  |
| ADC     | analog-to-digital converter                                                                     |  |
| AG      | analog global                                                                                   |  |
| АНВ     | AMBA (advanced microcontroller bus architecture) high-performance bus, an Arm data transfer bus |  |
| ALU     | arithmetic logic unit                                                                           |  |
| AMUXBUS | analog multiplexer bus                                                                          |  |
| API     | application programming interface                                                               |  |
| APSR    | application program status register                                                             |  |
| Arm®    | advanced RISC machine, a CPU architecture                                                       |  |
| ATM     | automatic thump mode                                                                            |  |
| BW      | bandwidth                                                                                       |  |
| CAN     | Controller Area Network, a communications protocol                                              |  |
| CMRR    | common-mode rejection ratio                                                                     |  |
| CPU     | central processing unit                                                                         |  |
| CRC     | cyclic redundancy check, an error-checking protocol                                             |  |
| DAC     | digital-to-analog converter, see also IDAC, VDAC                                                |  |
| DFB     | digital filter block                                                                            |  |
| DIO     | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                 |  |
| DMIPS   | Dhrystone million instructions per second                                                       |  |
| DMA     | direct memory access, see also TD                                                               |  |
| DNL     | differential nonlinearity, see also INL                                                         |  |
| DNU     | do not use                                                                                      |  |
| DR      | port write data registers                                                                       |  |
| DSI     | digital system interconnect                                                                     |  |
| DWT     | data watchpoint and trace                                                                       |  |
| ECC     | error correcting code                                                                           |  |
| ECO     | external crystal oscillator                                                                     |  |
| EEPROM  | electrically erasable programmable read-only memory                                             |  |
| EMI     | electromagnetic interference                                                                    |  |
| EMIF    | external memory interface                                                                       |  |
| EOC     | end of conversion                                                                               |  |
| EOF     | end of frame                                                                                    |  |
| EPSR    | execution program status register                                                               |  |
| ESD     | electrostatic discharge                                                                         |  |
| ETM     | embedded trace macrocell                                                                        |  |
| FIR     | finite impulse response, see also IIR                                                           |  |

# Based on 32-bit Arm® Cortex®-M0+



Acronyms

 Table 40
 Acronyms used in this document (continued)

| Acronym                  | Description                                            |
|--------------------------|--------------------------------------------------------|
| FPB                      | flash patch and breakpoint                             |
| FS                       | full-speed                                             |
| GPIO                     | general-purpose input/output, applies to a PSoC™ pin   |
| HVI                      | high-voltage interrupt, see also LVI, LVD              |
| IC                       | integrated circuit                                     |
| IDAC                     | current DAC, see also DAC, VDAC                        |
| IDE                      | integrated development environment                     |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol    |
| IIR                      | infinite impulse response, see also FIR                |
| ILO                      | internal low-speed oscillator, see also IMO            |
| IMO                      | internal main oscillator, see also ILO                 |
| INL                      | integral nonlinearity, see also DNL                    |
| I/O                      | input/output, see also GPIO, DIO, SIO, USBIO           |
| IPOR                     | initial power-on reset                                 |
| IPSR                     | interrupt program status register                      |
| IRQ                      | interrupt request                                      |
| ITM                      | instrumentation trace macrocell                        |
| LCD                      | liquid crystal display                                 |
| LIN                      | Local Interconnect Network, a communications protocol. |
| LR                       | link register                                          |
| LUT                      | lookup table                                           |
| LVD                      | low-voltage detect, see also LVI                       |
| LVI                      | low-voltage interrupt, see also HVI                    |
| LVTTL                    | low-voltage transistor-transistor logic                |
| MAC                      | multiply-accumulate                                    |
| MCU                      | microcontroller unit                                   |
| MISO                     | master-in slave-out                                    |
| NC                       | no connect                                             |
| NMI                      | nonmaskable interrupt                                  |
| NRZ                      | non-return-to-zero                                     |
| NVIC                     | nested vectored interrupt controller                   |
| NVL                      | nonvolatile latch, see also WOL                        |
| opamp                    | operational amplifier                                  |
| PAL                      | programmable array logic, see also PLD                 |
| PC                       | program counter                                        |
| РСВ                      | printed circuit board                                  |
| PGA                      | programmable gain amplifier                            |
| PHUB                     | peripheral hub                                         |

# Based on 32-bit Arm® Cortex®-M0+



Acronyms

 Table 40
 Acronyms used in this document (continued)

| Acronym | Description                                                  |
|---------|--------------------------------------------------------------|
| PHY     | physical layer                                               |
| PICU    | port interrupt control unit                                  |
| PLA     | programmable logic array                                     |
| PLD     | programmable logic device, see also PAL                      |
| PLL     | phase-locked loop                                            |
| PMDD    | package material declaration data sheet                      |
| POR     | power-on reset                                               |
| PRES    | precise power-on reset                                       |
| PRS     | pseudo random sequence                                       |
| PS      | port read data register                                      |
| PSoC™   | Programmable System-on-Chip™                                 |
| PSRR    | power supply rejection ratio                                 |
| PWM     | pulse-width modulator                                        |
| RAM     | random-access memory                                         |
| RISC    | reduced-instruction-set computing                            |
| RMS     | root-mean-square                                             |
| RTC     | real-time clock                                              |
| RTL     | register transfer language                                   |
| RTR     | remote transmission request                                  |
| RX      | receive                                                      |
| SAR     | successive approximation register                            |
| SC/CT   | switched capacitor/continuous time                           |
| SCL     | I <sup>2</sup> C serial clock                                |
| SDA     | I <sup>2</sup> C serial data                                 |
| S/H     | sample and hold                                              |
| SINAD   | signal to noise and distortion ratio                         |
| SIO     | special input/output, GPIO with advanced features. See GPIO. |
| SOC     | start of conversion                                          |
| SOF     | start of frame                                               |
| SPI     | Serial Peripheral Interface, a communications protocol       |
| SR      | slew rate                                                    |
| SRAM    | static random access memory                                  |
| SRES    | software reset                                               |
| SWD     | serial wire debug, a test protocol                           |
| SWV     | single-wire viewer                                           |
| TD      | transaction descriptor, see also DMA                         |
| THD     | total harmonic distortion                                    |
| TIA     | transimpedance amplifier                                     |

# Based on 32-bit Arm® Cortex®-M0+



Acronyms

 Table 40
 Acronyms used in this document (continued)

| Acronym | Description                                                            |  |
|---------|------------------------------------------------------------------------|--|
| TRM     | technical reference manual                                             |  |
| TTL     | transistor-transistor logic                                            |  |
| TX      | transmit                                                               |  |
| UART    | Universal Asynchronous Transmitter Receiver, a communications protocol |  |
| UDB     | universal digital block                                                |  |
| USB     | Universal Serial Bus                                                   |  |
| USBIO   | USB input/output, PSoC™ pins used to connect to a USB port             |  |
| VDAC    | voltage DAC, see also DAC, IDAC                                        |  |
| WDT     | watchdog timer                                                         |  |
| WOL     | write once latch, see also NVL                                         |  |
| WRES    | watchdog timer reset                                                   |  |
| XRES    | external reset I/O pin                                                 |  |
| XTAL    | crystal                                                                |  |
|         |                                                                        |  |

# Based on 32-bit Arm® Cortex®-M0+





# **8** Document conventions

# 8.1 Units of measure

# Table 41 Units of measure

| Table 41 | Offics of fileasure    |
|----------|------------------------|
| Symbol   | Unit of measure        |
| °C       | degrees Celsius        |
| dB       | decibel                |
| fF       | femto farad            |
| Hz       | hertz                  |
| KB       | 1024 bytes             |
| kbps     | kilobits per second    |
| Khr      | kilohour               |
| kHz      | kilohertz              |
| kΩ       | kilo ohm               |
| ksps     | kilosamples per second |
| LSB      | least significant bit  |
| Mbps     | megabits per second    |
| MHz      | megahertz              |
| MΩ       | mega-ohm               |
| Msps     | megasamples per second |
| μΑ       | microampere            |
| μF       | microfarad             |
| μН       | microhenry             |
| μs       | microsecond            |
| μV       | microvolt              |
| μW       | microwatt              |
| mA       | milliampere            |
| ms       | millisecond            |
| mV       | millivolt              |
| nA       | nanoampere             |
| ns       | nanosecond             |
| nV       | nanovolt               |
| Ω        | ohm                    |
| pF       | picofarad              |
| ppm      | parts per million      |
| ps       | picosecond             |
| S        | second                 |
| sps      | samples per second     |
| sqrtHz   | square root of hertz   |
| V        | volt                   |
| -        | •                      |

### Based on 32-bit Arm® Cortex®-M0+

Errata



# 9 Errata

This section describes the errata for PSoC<sup>™</sup> 4 HV Precision Analog 144k family. Details include trigger conditions, scope of impact, available workarounds, and applicable silicon revisions. Contact your local Infineon Sales representative for further questions.

### PSoC™ 4 HV Precision Analog 144k Family Qualification Status

**Product Status: Production Samples** 

### PSoC<sup>™</sup> 4 HV Precision Analog 144k Family Errata Summary

This table defines the errata applicable to all the part numbers of the PSoC™ 4 HV Precision Analog 144k series of devices.

| Items                                                                                   | Fix Status                             |
|-----------------------------------------------------------------------------------------|----------------------------------------|
| [1.] Errata ID 12 - LIN Break detection using SCB based LIN.                            | No silicon fix planned, use workaround |
| [2.] Errata ID 13 - Bulk Erase SROM API does not analyze the Flash Row Protection bits. | No silicon fix planned, use workaround |
| [3.] Errata ID 14 - GCOR or OCOR must be enabled to use loopback triggering.            | No silicon fix planned, use workaround |
| [4.] Errata ID 15 - Undocumented copies of SFLASH image.                                | No silicon fix planned                 |
| [5.] Errata ID 21 - ADC output spikes after channel switching.                          | No silicon fix planned, use workaround |
| [6.] Errata ID 22 - RESULT_TAG.DATA_TAG not synchronized with RESULT.                   | No silicon fix planned                 |
| [7.] Errata ID 23 - LIN Wakeup not gated by LIN rising edge.                            | No silicon fix planned, use workaround |
| [8.] Errata ID 24 - External temp sensor reliability issue.                             | No silicon fix planned, use workaround |

| 1. Errata ID 12 - LIN Break detection using SCB based LIN. |                                                                                                             |  |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|
| Problem definition                                         | SCB may trigger a false break detection on a 10-bit wide break field, while the spec requirement is 11 bits |  |
| Parameters affected                                        | Break detection flag                                                                                        |  |
| Trigger condition(s)                                       | Any consecutive 10 bits of dominant state                                                                   |  |
| Scope of impact                                            | Only impacts SCB-based LIN, MXLIN is not impacted                                                           |  |
| Workaround                                                 | Use MXLIN controller instead of SCB (already the preferred choice)                                          |  |
| Fix status                                                 | No fix, use workaround                                                                                      |  |

# Based on 32-bit Arm® Cortex®-M0+





| 2. Errata ID 13 - Bulk Erase SROM API does not analyze the Flash Row Protection bits. |                                                                                                                   |  |
|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--|
| Problem definition                                                                    | Data in protected rows can be erased with bulk erase, but cannot be written again until row protection is removed |  |
| Parameters affected                                                                   | N/A                                                                                                               |  |
| Trigger condition(s)                                                                  | Bulk Erase a macro with Protected Rows                                                                            |  |
| Scope of impact                                                                       | Only impacts the Bulk Erase API, other APIs prevent erase/program of protected rows                               |  |
| Workaround                                                                            | Check Flash Row Protection bits prior to calling Bulk Erase                                                       |  |
| Fix status                                                                            | No fix, use workaround                                                                                            |  |

§

| 3. Errata ID 14 - GCOR or OCOR must be enabled to use loopback triggering.                                                                                                                          |                                                                      |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|
| If both OCOR_EN and GCOR_EN are disabled, then the data valid trigger output is se sequencer is still active. If this trigger is routed to the input trigger of the same digital trigger is ignored |                                                                      |  |
| Parameters affected PACSS trigger functionality                                                                                                                                                     |                                                                      |  |
| Trigger condition(s)                                                                                                                                                                                | Loopback triggering configured and both OCOR_EN and GCOR_EN disabled |  |
| Scope of impact  Only impacts loopback triggering when OCOR_EN and GCOR_EN are both confiding disabled                                                                                              |                                                                      |  |
| Workaround                                                                                                                                                                                          | Enable OCOR_EN with a zero-offset value                              |  |
| Fix status                                                                                                                                                                                          | No fix, use workaround                                               |  |

§

| 4. Errata ID 15 - Undocumented copies of SFLASH image.                                                                   |                                                                                                                                                                                                                                                                               |  |
|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Problem definition                                                                                                       | The total possible SFLASH region size is 0x2000. Of this, SFLASH uses 0x800 and SFLASH1 uses 0x400. The image of the used SFLASH is repeated to fill the SFLASH region size. For example, reads of 0x0fffe100, 0x0fffe900, 0xffff100, and 0xffff900 all return the same value |  |
| Parameters affected                                                                                                      | Memory map                                                                                                                                                                                                                                                                    |  |
| Trigger condition(s)                                                                                                     | Reads of address region above documented SFLASH range                                                                                                                                                                                                                         |  |
| Scope of impact  Applies to both SFLASH and SFLASH1 regions. Applies to reads only, writes requ API and are not impacted |                                                                                                                                                                                                                                                                               |  |
| Workaround                                                                                                               | None                                                                                                                                                                                                                                                                          |  |
| Fix status                                                                                                               | No fix                                                                                                                                                                                                                                                                        |  |

| 5. Errata ID 21 - ADC output spikes after channel switching.                                                                            |                                                                                                                                                                                                                                                                                                                                                                                          |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Problem definition                                                                                                                      | The channel configuration switching logic changes the PGA gain 1-2 DSM clock cycles (3MHz) before INMUX. If transitioning from a lower gain to higher gain, for 1-2 DSM clock cycles PGA gain is at the higher gain while the INMUX is still connected to a high voltage. As a result, the PGA slews to an out-of-range condition and doesn't settle before the measurement is performed |  |
| Parameters affected                                                                                                                     | ADC output values                                                                                                                                                                                                                                                                                                                                                                        |  |
| Trigger condition(s)                                                                                                                    | Hardware switching between low gain and high gain                                                                                                                                                                                                                                                                                                                                        |  |
| Scope of impact First sample after channel configuration is switched in hardware                                                        |                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Workaround Use TCPWM with either DMA or Interrupts to sequence the transition between INML Gain change. Details available upon request. |                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Fix status                                                                                                                              | No fix, use workaround                                                                                                                                                                                                                                                                                                                                                                   |  |

# Based on 32-bit Arm® Cortex®-M0+





| 6. Errata ID 22 - RESULT_TAG.DATA_TAG not synchronized with RESULT.                                                                                                                                             |                                                                                                                       |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|
| Problem definition If the input selection is changed during a conversion, the input itself is held until the end conversion, but the RESULT_TAG.DATA_TYPE register field immediately recognizes the conversion. |                                                                                                                       |  |
| Parameters affected                                                                                                                                                                                             | Coherency between RESULT and RESULT_TAG                                                                               |  |
| Trigger condition(s)                                                                                                                                                                                            | Changing the input selection during a conversion                                                                      |  |
| Scope of impact                                                                                                                                                                                                 | Because the input state is maintained through the conversion, data is not corrupted. Only the RESULT_TAG is incorrect |  |
| Workaround                                                                                                                                                                                                      | Do not rely on the RESULT_TAG.DATA_TYPE field.                                                                        |  |
| Fix status                                                                                                                                                                                                      | No fix, use workaround                                                                                                |  |

| 7. Errata ID 23 - LIN Wakeup not gated by LIN rising edge. |                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Problem definition                                         | The LIN Phy includes a wakeup counter which can trigger an interrupt to transition the part from DeepSleep mode. The interrupt is triggered by the counter overflow and is not gated by a rising edge of the LIN bus as is required by the LIN standard                                                                                                                                                                                  |  |
| Parameters affected                                        | Timing of the wakeup from DeepSleep to Active                                                                                                                                                                                                                                                                                                                                                                                            |  |
| Trigger condition(s)                                       | LIN wakeup signal sent over the LIN bus                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| Scope of impact                                            | By switching to Active mode prior to the LIN rising edge, more power will be consumed and any wakeup log will be incorrect                                                                                                                                                                                                                                                                                                               |  |
| Workaround                                                 | Configure VirtLinRxd (P2.0) to generate a rising edge triggered interrupt. This will wake up the part on a LIN rising edge. The interrupt handler can start a timer with period value of about 66.9us (2*CLK_LF+7%). At the time up of the timer, evaluate the state of the Wakeup counter and decide whether a valid wakeup pulse was provided. If not, reset the wakeup counter and go back to sleep to wait for the next rising edge. |  |
| Fix status                                                 | No fix, use workaround                                                                                                                                                                                                                                                                                                                                                                                                                   |  |

| 8. Errata ID 24 - External temp sensor reliability issue.                                        |                                                                                                                                                                                                                                                                    |  |
|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Problem definition                                                                               | A thin-oxide (1.95-V capable) transistor was used to enable the external temperature sensor reference generation. This transistor is connected directly or through a resistor to 3.3-V GPIO pins, potentially exposing the transistor to unsafe operating voltages |  |
| Parameters affected Long-term accuracy of vts_ref signal, potential leakage on P1.0 and/or P1.2. |                                                                                                                                                                                                                                                                    |  |
| Trigger condition(s)                                                                             | Vtemp_sup or Vtemp_ret (P1.0 or P1.2) is greater than 1.95V                                                                                                                                                                                                        |  |
| Scope of impact                                                                                  | This is a potential long-term reliability issue. It was not seen during reliability testing, even though those tests included triggering conditions.                                                                                                               |  |
| Workaround                                                                                       | Do not use P1.0 and P1.2 as GPIO.                                                                                                                                                                                                                                  |  |
| Fix status No fix, use workaround                                                                |                                                                                                                                                                                                                                                                    |  |

# Based on 32-bit Arm® Cortex®-M0+

Revision history



| Document revision | Date       | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **                | 2019-11-07 | New datasheet for new device family                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *A                | 2020-03-24 | Changed 'Programmable Analog' to 'Precision Analog'. Added 'Challenge Response functionality'. Lifetime counter: Changed description with correct values. Updated Watchdog timers (WDT) Updated Table 2, Table 3 Added Section 1.4 for LIN Block features. Updated Figure 6 Updated all figures in Section 1.8. Fixed typo in dVBE formula ('t'> T') in Section 1.8.6. Updated Pinouts based on planned implementation Updated Poinouts based on planned implementation Updated Poinouts based on latest package specification. Updated power system block diagram in Section 1.2. Update bypass capacitor values in Section 1.2. Update bypass capacitor values in Section 1.2. Update bypass capacitor values in Section 1.2.  Electrical specifications: SIDA13A - Added supply current absolute max SIDA1- 1-g-: Added nominal specs for V_SENSE/V_BIAG current SID7A - 1-g-: Added nominal specs for V_SENSE/V_BIAG current SID7A - Added unit 'Ina' SID27 - Changed lops spec to capture regulator current including core SID27A - Added unit 'Ira' SID4B - Added unit 'Ira' SID4B - Added unit 'Ira' SID4B - Changed parameter name from FGPIOUT1 to FGPIOUTF (Fast strong mode) SID50 - Changed parameter name from FGPIOUT1 to FGPIOUTF (Fast strong mode) SID50 - Changed parameter name from FGPIOUT3 to FGPIOUTF (Slow strong mode) SID61 - Added max for V-Qu-> LIN Bus transmitted recessive output voltage SID183 - Added in VIRO' SID184 - Added formula for duty cycle calculation (D1) in 'conditions' SID185 - Added formula for duty cycle calculation (D2) in 'conditions' SID185 - Added formula for duty cycle calculation (D3) in 'conditions' SID186 - Added typical value (TBD) for current channel accuracy SID126 - Added typical value (TBD) for outrage channel accuracy SID127 - Added and SID46 - Vycle calculation (D4) in 'conditions' SID183 - Added typical value (TBD) for outrage channel accuracy SID126 - Added typical value (TBD) for outrage channel accuracy SID127 - Added on Max for V-Qycle calculation (D4) in 'conditions' SID128 - Added typical value (TBD) for voltage |

# Based on 32-bit Arm® Cortex®-M0+



| Document revision | Date       | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *A (Contd.)       | 2020-03-24 | SID170 - Updated min value SID176 - Updated max value Updated XRES DC specifications and XRES AC specifications. Updated Power-on reset (PRES), Brown-out detect (BOD) for VDDD, VCCD, and Overvoltage detect (OVD) for VDDD, VCCD.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| *B                | 2020-08-07 | Updated <b>Digital channel data path</b> . Updated <b>Figure 1</b> and added <b>Table 1</b> . Updated values and conditions for the following spec IDs: SIDA2, SID9, SID12, SID13, SID43, SIDX6, SID99, SID110, SID118, SID119, SID120, SID132, SID133, SID134, SID175. Added SID12A and SID13A. Added footnote for SIDA13A. Removed SID184. Updated <b>Ordering information</b> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *C                | 2020-08-19 | Updated ROM to 16 KB in . Updated R1/C1 max current specifications. Updated Alternate pin functions Updated footnote 3. Updated Package thermal characteristics[46].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *D                | 2020-11-12 | Updated ROM to 32 KB in . Updated PACSS sequencer and timing. Updated Figure 22. Updated number of GPIOs. Updated CPU and memory subsystem. Updated Pinouts. Updated SID4A parameter name. Added SID9A. Removed min value for SID11. Updated min and max values for SID28. Updated SID49, SID50, SID51 descriptions. Updated conditions for SID97, SID101, SID103. Updated conditions for SID97, SID101, SID103. Updated conditions for SID102, SID136, and SID174. Added SID103A and SID136A. Added footnotes for SID181, SID125, SID126, SID126A. Added spec SID190B. Updated T <sub>JC</sub> for SID301. Added Specs SID302, 303, 304, and 305. Added Diagnostic channel specifications. Added Sflash column in Ordering information. Updated T <sub>JC</sub> value in Package thermal characteristics[46]. Added footnote for T <sub>JA</sub> in Package thermal characteristics[46]. |
| *E                | 2021-01-22 | Updated the title to PSoC 4 HV Precision Analog 144k Datasheet. Updated ILO clock source information in Features. Changed VDD references to VDDD. Updated min value for SIDL76. Updated typ and max values for SID122 and SID122A. Updated SID126B and SID126C. Updated conditions for SID139. Added SID178. Updated description for SID258. Parameter names aligned with the internal documentation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| *F                | 2021-04-07 | System resources Added Sample application schematic. Updated "guaranteed by design" note for the relevant electrical specs. Updated Absolute maximum ratings and Operating current and wakeup times: - SID12A, SID13A: Updated conditions - SIDA2: Update pin list for system-level ESD - SIDA24, SIDA24A: New specifications added for defining short circuit tolerance on the HVREG and LIN pins - SID26: Corrected the min Vbat condition.                                                                                                                                                                                                                                                                                                                                                                                                                                             |

# Based on 32-bit Arm® Cortex®-M0+



| Document revision | Date       | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *G                | 2021-05-11 | Added footnote for Alternate pin functions. Updated Table 2. Updated PACSS measurement/acquisition system. Updated ESD protection. Updated Sample application schematic. Removed conditions for SID54. Updated min and max values for SIDL83. Updated conditions for SID305. Added footnote for SID15A, SID16A, SID17A, and SID18A. Updated conditions for SID112. Updated description for SID213. Updated max value and conditions for SID302. Updated Flash AC Specifications - added new spec SID183.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| *H                | 2022-09-22 | Updated to Infineon template. Added details about ADC channel digital backend in Digital channel data path. Updated Temperature sensor. Updated Sample application schematic. Updated Figure 7 and Figure 9. Updated Figure 16, Fable 17, Table 18, Table 19. Updated Figure 16, Figure 20, Figure 22. Updated Figure 16, Figure 20, Figure 22. Updated Electrical specifications: SIDA2 - Updated description SIDA24, 24A - Added footnotes SID2 - Updated values SID2 - Updated values SID7F - New spec SID7F - New spec SID7F - New spec SID15A, 16A, 17A, 18A - Updated values & conditions SID15A, 16A, 17A, 18A - Updated values & conditions SID15 - Updated units SID40 - Updated values SID51 - Updated values SID51 - Updated conditions SID53 - Updated conditions SID54 - Updated conditions SID55 - Updated conditions SID54, 55A, 59A - New specs SID54A, 55A, 59A - New specs SID55, SID59, SID60 - Added footnotes SID184A, 85A - New specs SID97A, 99A - New spec SID99, 102A - Removed specs SID97, 103 - Updated values & conditions SID503 - Updated values & conditions SID503 - Updated values & conditions SID101 - Updated values & conditions SID101 - Updated values & conditions SID102 - Updated values & conditions SID103 - Updated values & conditions SID104 - Removed specs SID105 - Updated values & conditions SID105 - Updated values & conditions SID106 - Updated values & conditions SID107 - Updated values & conditions SID108, 109, 108A, 109A, 110A, 110B, 110C - New specs SID111, 111A - Updated conditions SID112, 116 - Updated values SID112, 127 - Updated values SID113 - Updated values SID114 - New specs SID125, 125A, 125B, 126, 126A - New & updated specs SID126 - SID127, 127 - Updated values & conditions SID134 - New specs SID134 - New specs SID135 - Updated values SID135 - Updated values SID136 - Updated values SID137 - Updated values SID137 - Updated values SID138 - Updated values SID139 - Updated values SID1314 - New specs SID1315 - Updated values SID1315 - Updated values SID131 - Updated values SID131 - Updated values SID131 - Updated valu |

# Based on 32-bit Arm® Cortex®-M0+



| Document revision | Date       | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *                 | 2023-03-01 | Updated <b>Sample application schematic</b> . Updated specs SID55A, SID59A, SID97, 102, 103A, 303, 303A, 303B, 303C, 303D, 303E, 305, 108, 108A, 109A, 110B, 110C, 136, 136A. Changed conditions for SID54, 54A, 55, 55A, 102, 305, 125A, 128, 129, 136, 136A. Added SID57A and SID60A. Added silicon ID information in <b>Ordering information</b> . Added <b>Errata</b> . Changed datasheet status to Final.                                                                                     |
| *J                | 2023-09-21 | Updated <b>Features</b> . Updated the number of GPIOs to 9. Updated <b>Pinouts</b> . Added min/max specs for SID55A, 57A, 59A, 60A, 108A, 109A, 110B, 110C. Updated temperature accuracy spec - SID97. Added typ values - SID302, 305, 113, 130. Updated PILO spec - SID60A. Removed SID303C, 303D, 303E & covered through SID303, 303A, 303B for all 3 device variants. Added Errata ID 24.                                                                                                       |
| *K                | 2024-03-19 | Updated "Functional safety" features. Changed HV PA to HVPA throughout the document. Changed lifetime counter prescaler value to /2. Updated Alternate pin functions. Updated SID15A.3, SID17A.3, and removed SID18A. Removed SID16A. Updated typ value of SID97a. Updated typ, max values and conditions for SID102. Updated typ and max values and conditions for SID136 and SID136A. Updated package diagram. Updated Silicon ID in Ordering information. Updated workaround for Errata item 7. |

### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2024-03-19 Published by Infineon Technologies AG 81726 Munich, Germany

© 2024 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Go to www.infineon.com/support

Document reference 002-28660 Rev. \*K

### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.