

### 1.8 V

### **Features**

- Encapsulated plastic component for low-earth orbit satellite applications
- Interface
  - HYPERBUS™ Interface
  - 1.8 V Interface support
    - Single-ended clock (CK) 11 bus signals
    - Optional differential clock (CK, CK#) 12 bus signals
  - Chip select (CS#)
  - 8-bit data bus (DQ[7:0])
  - Hardware reset (RESET#)
  - Bidirectional read-write data strobe (RWDS)
    - Output at the start of all transactions to indicate refresh latency
    - Output during read transactions as read data strobe
    - Input during write transactions as write data mask
- · Performance, power, and packages
  - 200-MHz maximum clock rate
  - DDR transfers data on both edges of the clock
  - Data throughput up to 400 MBps (3,200 Mbps)
  - Configurable burst characteristics
    - Linear burst
    - Wrapped burst lengths:
      - 16 bytes (8 clocks)
    - 32 bytes (16 clocks)
    - 64 bytes (32 clocks)
    - 128 bytes (64 clocks)
    - Hybrid option one wrapped burst followed by linear burst
  - Configurable output drive strength
  - Power modes
    - Hybrid sleep mode
    - · Deep power down
  - Array refresh
    - Partial memory array (1/8, 1/4, 1/2, and so on)
    - Full
  - Package
    - 24-ball FBGA
  - Operating temperature range
    - Extended: -40°C to +125°C
- Guaranteed TID radiation performance of 100 krad

### 1.8 V

Performance summary



- Single event latchup immunity > 58LET (125°C)
- Single lot date code and 100% guaranteed electrical testing
- Technology
  - 25-nm DRAM

# Performance summary

| Read transaction timings                                      | Unit    |
|---------------------------------------------------------------|---------|
| Maximum clock rate at 1.8 V V <sub>CC</sub> /V <sub>CCQ</sub> | 200 MHz |
| Maximum access time (t <sub>ACC</sub> )                       | 35 ns   |

| Maximum current consumption                   | Unit        |
|-----------------------------------------------|-------------|
| Burst read or write (linear burst at 200 MHz) | 20 mA/22 mA |
| Standby                                       | 2 mA        |
| Deep power down                               | 20 μΑ       |

# Logic block diagram



## 1.8 V

### **Table of contents**



# **Table of contents**

| Features                                           |            |
|----------------------------------------------------|------------|
| Performance summary                                |            |
| Logic block diagram                                |            |
| Table of contents                                  |            |
| 1 General description                              |            |
| 1.1 HYPERBUS™ interface                            |            |
| 2 Product overview                                 |            |
| 2.1 HYPERBUS™ interface                            |            |
| 3 Signal description                               |            |
| 3.1 Input/output summary                           |            |
| 4 HYPERBUS™ transaction details                    |            |
| 4.1 Command/address bit assignments                |            |
| 4.2 Read transactions (Memory array and registers) |            |
| 4.3 Write transactions (Memory array write)        |            |
| 4.4 Write transactions (Register write)            |            |
| 5 Memory space                                     |            |
| 5.1 HYPERBUS™ interface                            |            |
| 6 Register space                                   |            |
| 6.1 HYPERBUS™ interface                            |            |
| 6.2 Device identification registers                |            |
| 6.2.1 Density and row boundaries                   |            |
| 6.3 Register space access                          |            |
| 6.3.1 Configuration register 0                     |            |
| 6.3.2 Configuration register 1                     |            |
| 7 Interface states                                 |            |
| 8 Power conservation modes                         |            |
| 8.1 Interface standby                              |            |
| 8.2 Active clock stop                              |            |
| 8.3 Hybrid sleep                                   |            |
| 8.4 Deep power down                                |            |
| 9 Electrical specifications                        |            |
| 9.1 Absolute maximum ratings                       |            |
| 9.2 Input signal overshoot                         |            |
| 9.3 Latch-up characteristics                       |            |
| 9.3.1 Latch-up specification                       |            |
| 9.4 Operating ranges                               |            |
| 9.4.1 Temperature ranges                           |            |
| 9.4.2 Power supply voltages                        |            |
|                                                    |            |
| 9.5.1 Capacitance characteristics                  |            |
| 9.5.2 Thermal resistance                           |            |
| 9.6 Power-up initialization                        |            |
| 9.7 Power down                                     |            |
| 9.8 Hardware reset                                 |            |
| 10 Timing specifications                           |            |
| 10.1 Key to switching waveforms                    |            |
| 10.2 AC test conditions                            |            |
| 10.3 CLK characteristics                           | 4:         |
| 10.4 AC characteristics                            |            |
|                                                    | 45         |
| 10.4 AC characteristics                            | 4 <u>5</u> |

# 1.8 V

## **Table of contents**



| 10.5 Timing reference levels            | 49 |
|-----------------------------------------|----|
| 11 Physical interface                   |    |
| 11.1 FBGA 24-ball 5 × 5 array footprint |    |
| 11.2 Package diagrams                   |    |
| 12 Ordering information                 |    |
| 12.1 Ordering code definitions          |    |
| 13 Acronyms                             |    |
| 14 Document conventions                 |    |
| 14.1 Units of measure                   |    |
| Revision history                        | 55 |
|                                         |    |

**General description** 



# 1 General description

The 256 Mb pSRAM device is a high-speed CMOS, self-refresh DRAM, with HYPERBUS™ interface. The DRAM array uses dynamic cells that require periodic refresh. Refresh control logic within the device manages the refresh operations on the DRAM array when the memory is not being actively read or written by the HYPERBUS™ interface master (host). Since the host is not required to manage any refresh operations, the DRAM array appears to the host as though the memory uses static cells that retain data without refresh. Hence, the memory is more accurately described as pseudo static RAM (PSRAM).

Since the DRAM cells cannot be refreshed during a read or write transaction, there is a requirement that the host limit read or write burst transfers lengths to allow internal logic refresh operations when they are needed. The host must confine the duration of transactions and allow additional initial access latency, at the beginning of a new transaction, if the memory indicates a refresh operation is needed.

### 1.1 HYPERBUS™ interface

HYPERBUS™ is a low signal count, DDR interface, that achieves high-speed read and write throughput. The DDR protocol transfers two data bytes per clock cycle on the DQ[7:0] input/output signals. A read or write transaction on HYPERBUS™ consists of a series of 16-bit wide, one clock cycle data transfers at the internal pSRAM array with two corresponding 8-bit wide, one-half-clock-cycle data transfers on the DQ signals. All inputs and outputs are LV-CMOS compatible. Device are available as 1.8 V V<sub>CC</sub>/(V<sub>CCQ</sub> (nominal) for array (V<sub>CC</sub>) and I/O buffer (V<sub>CCQ</sub>) supplies, through different ordering part numbers (OPN).

Command, address, and data information is transferred over the eight HYPERBUS™ DQ[7:0] signals. The clock (CK#, CK) is used for information capture by a HYPERBUS™ slave device when receiving command, address, or data on the DQ signals. Command or address values are center-aligned with clock transitions.

Every transaction begins with the assertion of CS# and command-address (CA) signals, followed by the start of clock transitions to transfer six CA bytes, followed by initial access latency and either read or write data transfers, until CS# is deasserted.



Figure 1 Read transaction, single initial latency count

The RWDS is a bidirectional signal that indicates:

- when data will start to transfer from a pSRAM device to the master device in read transactions (initial read latency)
- when data is being transferred from a pSRAM device to the master device during read transactions (as a source synchronous read data strobe)
- when data may start to transfer from the master device to a pSRAM device in write transactions (initial write latency)
- · data masking during write data transfers

#### **General description**



During the CA transfer portion of a read or write transaction, RWDS acts as an output from a pSRAM device to indicate whether additional initial access latency is needed in the transaction.

During read data transfers, RWDS is a read data strobe with data values edge-aligned with the transitions of RWDS.



Figure 2 Read transaction, additional latency count

During write data transfers, RWDS indicates whether each data byte transfer is masked with RWDS HIGH (invalid and prevented from changing the byte location in a memory) or not masked with RWDS Low (valid and written to a memory). Data masking may be used by the host to byte align write data within a memory or to enable merging of multiple non-word aligned writes in a single burst write. During write transactions, data is center-aligned with clock transitions.



Figure 3 Write transaction, single initial latency count

Read and write transactions are burst oriented, transferring the next sequential word during each clock cycle. Each individual read or write transaction can use either a wrapped or linear burst sequence.



Figure 4 Linear versus wrapped burst sequence

1.8 V

#### **General description**



During wrapped transactions, accesses start at a selected location and continue to the end of a configured word group aligned boundary, then wrap to the beginning location in the group, then continue back to the starting location. Wrapped bursts are generally used for critical word first cache line fill read transactions. During linear transactions, accesses start at a selected location and continue in a sequential manner until the transaction is terminated when CS# returns HIGH. Linear transactions are generally used for large contiguous data transfers such as graphic images. Since each transaction command selects the type of burst sequence for that transaction, wrapped and linear bursts transactions can be dynamically intermixed as needed.

1.8 V

**Product overview** 



## 2 Product overview

The 256 Mb pSRAM device is 1.8 V array and I/O, synchronous self-refresh DRAM. The pSRAM device provides a HYPERBUS™ slave interface to the host system. The HYPERBUS™ interface has an 8-bit (1 byte) wide DDR data bus and use only word-wide (16-bit data) address boundaries. Read transactions provide 16 bits of data during each clock cycle (8 bits on both clock edges). Write transactions take 16 bits of data from each clock cycle (8 bits on each clock edge).



Figure 5 pSRAM interface<sup>[1]</sup>

#### 2.1 HYPERBUS™ interface

Read and write transactions require two clock cycles to define the target row address and burst type, then an initial access latency of  $t_{ACC}$ . During the CA part of a transaction, the memory will indicate whether an additional latency for a required refresh time ( $t_{RFH}$ ) is added to the initial latency; by driving the RWDS signal to the HIGH state. During the CA period, the third clock cycle will specify the target word address within the target row. During a read (or write) transaction, after the initial data value has been output (or input), additional data can be read from (or written to) the row on subsequent clock cycles in either a wrapped or linear sequence. When configured in linear burst mode, the device will automatically fetch the next sequential row from the memory array to support a continuous linear burst. Simultaneously accessing the next row in the array while the read or write data transfer is in progress, allows for a linear sequential burst operation that can provide a sustained data rate of 400 MBps [1 byte (8 bit data bus)  $\times$  2 (data clock edges)  $\times$  200 MHz = 400 MBps].

#### Note

1. CK# is used in differential clock mode, but optional.

1.8 V

**Signal description** 



# 3 Signal description

# 3.1 Input/output summary

pSRAM signals are shown in **Table 1**. Active Low signal names have a hash symbol (#) suffix.

| Table 1                | I/O summary             |                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                 | Type                    | Description                                                                                                                                                                                                                                                                                                                                                                                          |
| CS#                    | Input                   | <b>Chip select.</b> Bus transactions are initiated with a HIGH to LOW transition. Bus transactions are terminated with a LOW to HIGH transition. The master device has a separate CS# for each slave.                                                                                                                                                                                                |
| CK, CK# <sup>[2]</sup> | Input                   | <b>Differential clock.</b> Command, address, and data information is output with respect to the crossing of the CK and CK# signals. Use of differential clock is optional. <b>Single ended clock.</b> CK# is not used, only a single ended CK is used. The clock is not required to be free-running.                                                                                                 |
| DQ[7:0]                | Input/output            | <b>Data input/output.</b> Command, address, and data information is transferred on these signals during Read and Write transactions.                                                                                                                                                                                                                                                                 |
| RWDS                   | Input/output            | <b>Read-write data strobe.</b> During the command/address portion of all bus transactions, RWDS is a slave output and indicates whether additional initial latency is required. Slave output during read data transfer, data is edge-aligned with RWDS. Slave input during data transfer in write transactions to function as a data mask. (HIGH = additional latency, LOW = no additional latency). |
| RESET#                 | Input, internal pull-up | Hardware RESET. When LOW, the slave device will self initialize and return to the STANDBY state. RWDS and DQ[7:0] are placed into the HIGH-Z state when RESET# is LOW. The slave RESET# input includes a weak pull-up, if RESET# is left unconnected it will be pulled up to the HIGH state.                                                                                                         |
| V <sub>CC</sub>        | Power supply            | Array power.                                                                                                                                                                                                                                                                                                                                                                                         |
| V <sub>CCQ</sub>       | Power supply            | Input/output power.                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>SS</sub>        | Power supply            | Array ground.                                                                                                                                                                                                                                                                                                                                                                                        |
| $V_{SSQ}$              | Power supply            | Input/output ground.                                                                                                                                                                                                                                                                                                                                                                                 |
| RFU                    | No connect              | <b>Reserved for future use.</b> May or may not be connected internally, the signal/ball location should be left unconnected and unused by PCB routing channel for future compatibility. The signal/ball may be used by a signal in the future.                                                                                                                                                       |

### Note

2. CK# is used in differential clock mode, but optional connection. Tie the CK# input pin to either  $V_{CCQ}$  or  $V_{SSQ}$  if not connected to the host controller, but do not leave it floating.

HYPERBUS™ transaction details



# 4 HYPERBUS™ transaction details

## 4.1 Command/address bit assignments

All pSRAM bus transactions can be classified as either read or write. A bus transaction is started with CS# going LOW with clock in idle state (CK = LOW and CK# = HIGH). The first three clock cycles transfer three words of command/address (CA0, CA1, CA2) information to define the transaction characteristics. The Command/Address words are presented with DDR timing, using the first six clock edges.

The following characteristics are defined by the command/address information:

- · Read or write transaction
- · Address space: memory array space or register space
  - Register space is used to access device identification (ID) registers and configuration registers (CR) that identify the device characteristics and determine the slave specific behavior of read and write transfers on the HYPERBUS™ interface.
- Whether a transaction will use a linear or wrapped burst sequence.
- The target row (and half-page) address (upper order address)
- The target column (word within half-page) address (lower order address)



Figure 6 Command-address (CA) sequence<sup>[3-6]</sup>

Table 2 CA bit assignment to DQ signals

| Signal | CA0[47:40] | CA0[39:32] | CA1[31:24] | CA1[23:16] | CA2[15:8] | CA2[7:0] |
|--------|------------|------------|------------|------------|-----------|----------|
| DQ[7]  | CA[47]     | CA[39]     | CA[31]     | CA[23]     | CA[15]    | CA[7]    |
| DQ[6]  | CA[46]     | CA[38]     | CA[30]     | CA[22]     | CA[14]    | CA[6]    |
| DQ[5]  | CA[45]     | CA[37]     | CA[29]     | CA[21]     | CA[13]    | CA[5]    |
| DQ[4]  | CA[44]     | CA[36]     | CA[28]     | CA[20]     | CA[12]    | CA[4]    |
| DQ[3]  | CA[43]     | CA[35]     | CA[27]     | CA[19]     | CA[11]    | CA[3]    |
| DQ[2]  | CA[42]     | CA[34]     | CA[26]     | CA[18]     | CA[10]    | CA[2]    |
| DQ[1]  | CA[41]     | CA[33]     | CA[25]     | CA[17]     | CA[9]     | CA[1]    |
| DQ[0]  | CA[40]     | CA[32]     | CA[24]     | CA[16]     | CA[8]     | CA[0]    |

- 3. Figure 6 shows the initial three clock cycles of all transactions on the HYPERBUS™.
- 4. CK# of differential clock is shown as dashed line waveform.
- 5. CA information is "center-aligned" with the clock during both read and write transactions.
- 6. Data bits in each byte are always in high to low order with bit 7 on DQ7 and bit 0 on DQ0.

#### 1.8 V

#### HYPERBUS™ transaction details



Table 3 Command/Address bit assignments<sup>[7-10]</sup>

| CA bit# | Bit name                      | Bit function                                                                                                                                                                                                                                                                                                                          |
|---------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 47      | R/W#                          | Identifies the transaction as a read or write.  R/W# = 1 indicates a read transaction  R/W# = 0 indicates a write transaction                                                                                                                                                                                                         |
| 46      | Address space (AS)            | Indicates whether the read or write transaction accesses the memory or register space.  AS = 0 indicates memory space  AS = 1 indicates the register space  The register space is used to access device ID and configuration registers.                                                                                               |
| 45      | Burst type                    | Indicates whether the burst will be linear or wrapped. Burst type = 0 indicates wrapped burst Burst type = 1 indicates linear burst                                                                                                                                                                                                   |
| 44-16   | Row & upper<br>column address | Row & upper column component of the target address: system word address bits A31–A3  Any upper Row address bits not used by a particular device density should be set to 0 by the host controller master interface. The size of rows and therefore the address bit boundary between row and column address is slave device dependent. |
| 15-3    | Reserved                      | Reserved for future column address expansion. Reserved bits are don't care in current HYPERBUS™ devices but should be set to 0 by the host controller master interface for future compatibility.                                                                                                                                      |
| 2-0     | Lower column address          | Lower column component of the target address: system word address bits A2–A0 selecting the starting word within a half-page.                                                                                                                                                                                                          |

- 7. A row is a group of words relevant to the internal memory array structure. The number of rows is also used in the calculation of a distributed refresh interval for pSRAM memory.
- 8. The column address selects the burst transaction starting word location within a row. The column address is split into an upper and lower portion. The upper portion selects an 8-word (16-byte) half-page and the lower portion selects the word within a half-page where a read or write transaction burst starts.
- 9. The initial read access time starts when the row and upper column (half-page) address bits are captured by a slave interface. Continuous linear read burst is enabled by memory devices internally interleaving access to 16 byte half-pages.
- 10.HYPERBUS™ protocol address space limit, assuming:
  - 29 Row & upper column address bits
  - 3 Lower column address bits
  - Each address selects a word wide (16 bit = 2 byte) data value
  - 29 + 3 = 32 address bits = 4G addresses supporting 8GB (64Gb) maximum address space
  - Future expansion of the column address can allow for 29 row &upper column + 16 lower column address bits = 35 Tera-word = 70 Tera-byte address space.

1.8 V

#### HYPERBUS™ transaction details





Figure 7 Data placement during a read transaction<sup>[11-15]</sup>

Data placement during memory read/write is dependent upon the host. The device will output data (read) as it was written in (write). Hence both Big Endian and Little Endian are supported for the memory array.

Data placement during register read/write is Big Endian.

- 11. Figure 7 shows a portion of a read transaction on the HYPERBUS™. CK# of differential clock is shown as dashed line waveform.
- 12. Data is "edge-aligned" with the RWDS serving as a read data strobe during read transactions.
- 13. Data is always transferred in full word increments (word granularity transfers).
- 14. Word address increments in each clock cycle. Byte A is between RWDS rising and falling edges and is followed by byte B between RWDS falling and rising edges, of each word.
- 15. Data bits in each byte are always in high to low order with bit 7 on DQ7 and bit 0 on DQ0.

## 1.8 V

**HYPERBUS™ transaction details** 



Table 4 Data bit placement during read or write transaction

| Address<br>space | Byte order    | Byte position | Word<br>data bit | DQ | Bit order                                                                                                         |
|------------------|---------------|---------------|------------------|----|-------------------------------------------------------------------------------------------------------------------|
|                  |               |               | 15               | 7  |                                                                                                                   |
|                  |               |               | 14               | 6  |                                                                                                                   |
|                  |               |               | 13               | 5  |                                                                                                                   |
|                  |               | A             | 12               | 4  |                                                                                                                   |
|                  |               |               | 11               | 3  |                                                                                                                   |
|                  |               |               | 10               | 2  |                                                                                                                   |
|                  |               |               | 9                | 1  |                                                                                                                   |
|                  | Big-endian    |               | 8                | 0  |                                                                                                                   |
|                  | Dig-endian    |               | 7                | 7  |                                                                                                                   |
|                  |               |               | 6                | 6  |                                                                                                                   |
|                  |               |               | 5                | 5  |                                                                                                                   |
|                  |               | В             | 4                | 4  |                                                                                                                   |
|                  |               | В             | 3                | 3  | When data is being accessed in memory space:                                                                      |
|                  |               |               | 2                | 2  | The first byte of each word read or written is the "A" byte and the second is the "B" byte.                       |
|                  |               |               | 1                | 1  | The bits of the word within the A and B bytes depend on                                                           |
| Memory           |               |               | 0                | 0  | how the data was written. If the word lower address bits 7–0 are written in the A byte position and bits 15–8 are |
| Memory           |               | A             | 7                | 7  | written into the B byte position, or vice versa, they will be                                                     |
|                  |               |               | 6                | 6  | read back in the same order.                                                                                      |
|                  |               |               | 5                | 5  | Memory space can be stored and read in either                                                                     |
|                  |               |               | 4                | 4  | little-endian or big-endian order.                                                                                |
|                  |               |               | 3                | 3  |                                                                                                                   |
|                  |               |               | 2                | 2  |                                                                                                                   |
|                  |               |               | 1                | 1  |                                                                                                                   |
|                  | Little-endian |               | 0                | 0  |                                                                                                                   |
|                  | Little-endian |               | 15               | 7  |                                                                                                                   |
|                  |               |               | 14               | 6  |                                                                                                                   |
|                  |               |               | 13               | 5  |                                                                                                                   |
|                  |               | R             | 12               | 4  |                                                                                                                   |
|                  |               | В             | 11               | 3  |                                                                                                                   |
|                  |               |               | 10               | 2  |                                                                                                                   |
|                  |               |               | 9                | 1  |                                                                                                                   |
|                  |               |               | 8                | 0  |                                                                                                                   |

#### HYPERBUS™ transaction details



Table 4 Data bit placement during read or write transaction (continued)

| Address<br>space | Byte order | Byte position | Word<br>data bit | DQ                                | Bit order                                                                                                                                      |
|------------------|------------|---------------|------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |            |               | 15               | 7                                 |                                                                                                                                                |
|                  |            |               | 14               | 6                                 |                                                                                                                                                |
|                  |            |               | 13               | 5                                 |                                                                                                                                                |
|                  |            | _             | 12               | 4                                 | When data is being accessed in register space:                                                                                                 |
|                  |            | A             | 11               | 3                                 | During a read transaction on the HYPERBUS™ two bytes                                                                                           |
|                  |            |               | 10               | 2                                 | <ul> <li>are transferred on each clock cycle. The upper order byte<br/>A (Word[15:8]) is transferred between the rising and falling</li> </ul> |
|                  |            |               | 9                | 1                                 | edges of RWDS (edge-aligned). The lower order byte B (Word[7:0]) is transferred between the falling and rising                                 |
| Pogistor         | Big-endian |               | 8                | 0                                 | edges of RWDS.                                                                                                                                 |
| Register         | big-endian | D             | 7                | 7                                 | During a write, the upper order byte A (Word[15:8]) is                                                                                         |
|                  |            |               | 6                | 6                                 | transferred on the CK rising edge and the lower order byte                                                                                     |
|                  |            |               | 5                | 5                                 | B (Word[7:0]) is transferred on the CK falling edge.  So, register space is always read and written in Big-endian                              |
|                  |            |               | 4                | 4                                 | order because registers have device dependent fixed bit                                                                                        |
|                  | В          | 3             | 3                | location and meaning definitions. |                                                                                                                                                |
|                  |            |               | 2                | 2                                 |                                                                                                                                                |
|                  |            |               | 1                | 1                                 |                                                                                                                                                |
|                  |            |               | 0                | 0                                 |                                                                                                                                                |



Figure 8 Data placement during a write transaction<sup>[16–19]</sup>

- 16. Figure 8 shows a portion of a write transaction on the HYPERBUS™.
- 17. Data is "center-aligned" with the clock during a write transaction.
- 18.RWDS functions as a data mask during write data transfers with initial latency. Masking of the first and last byte is shown to illustrate an unaligned 3 byte write of data.
- 19.RWDS is not driven by the master during write data transfers with zero initial latency. Full data words are always written in this case. RWDS may be driven LOW or left HIGH-Z by the slave in this case.

HYPERBUS™ transaction details



# 4.2 Read transactions (Memory array and registers)

The HYPERBUS™ master begins a transaction by driving CS# LOW while clock is idle. The clock then begins toggling while CA words are transferred.

In CA0, CA[47] = 1 indicates that a read transaction is to be performed. CA[46] = 0 indicates the memory space is being read or CA[46] = 1 indicates the register space is being read. CA[45] indicates the burst type (wrapped or linear). Read transactions can begin the internal array access as soon as the row and upper column address has been presented in CA0 and CA1 (CA[47:16]). CA2 (CA(15:0]) identifies the target word address within the chosen row.

The HYPERBUS™ master then continues clocking for a number of cycles defined by the latency count setting in configuration register 0. The initial latency count required for a particular clock frequency is based on RWDS. If RWDS is LOW during the CA cycles, one latency count is inserted. If RWDS is HIGH during the CA cycles, an additional latency count is inserted. Once these latency clocks have been completed the memory starts to simultaneously transition the RWDS and output the target data.

New data is output edge-aligned with every transition of RWDS. Data will continue to be output as long as the host continues to transition the clock while CS# is LOW. Note that burst transactions should not be so long as to prevent the memory from doing distributed refreshes.

Wrapped bursts will continue to wrap within the burst length and linear burst will output data in a sequential manner across row boundaries. When a linear burst read reaches the last address in the array, continuing the burst beyond the last address will provide data from the beginning of the address range. Read transfers can be ended at any time by bringing CS# HIGH when the clock is idle.

The clock is not required to be free-running. The clock may remain idle while CS# is HIGH.



Figure 9 Read transaction with additional initial latency<sup>[20–28]</sup>

- 20. Transactions are initiated with CS# falling while CK = LOW and CK# = HIGH.
- 21.CS# must return HIGH before a new transaction is initiated.
- 22.CK# is the complement of the CK signal.CK# of a differential clock is shown as a dashed line waveform.
- 23. Read access array starts once CA[23:16] is captured.
- 24. The read latency is defined by the initial latency value in a configuration register.
- 25.In this read transaction example the initial latency count was set to four clocks.
- 26.In this read transaction a RWDS HIGH indication during CA delays output of target data by an additional four
- 27. The memory device drives RWDS during read transactions.
- 28. For register read, the output data Dn A is RG[15:8], Dn B is RG[7:0], Dn+1 A is RG[15:8], Dn+1 B is RG[7:0].

#### 1.8 V

#### HYPERBUS™ transaction details





Figure 10 Read transaction without additional initial latency<sup>[29, 30]</sup>

#### **Notes**

30. For register read, the output data Dn A is RG[15:8], Dn B is RG[7:0], Dn+1 A is RG[15:8], Dn+1 B is RG[7:0].

<sup>29.</sup>RWDS is LOW during the CA cycles. In this read transaction, there is a single initial latency count for read data access because, this read transaction does not begin at a time when additional latency is required by the slave.

1.8 V

HYPERBUS™ transaction details



# 4.3 Write transactions (Memory array write)

The HYPERBUS™ master begins a transaction by driving CS# LOW while clock is idle. Then the clock begins toggling while CA words are transferred.

In CA0, CA[47] = 0 indicates that a write transaction is to be performed. CA[46] = 0 indicates the memory space is being written. CA[45] indicates the burst type (wrapped or linear). Write transactions can begin the internal array access as soon as the row and upper column address has been presented in CA0 and CA1 (CA[47:16]). CA2 (CA(15:0]) identifies the target word address within the chosen row.

The HYPERBUS™ master then continues clocking for a number of cycles defined by the latency count setting in configuration register 0. The initial latency count required for a particular clock frequency is based on RWDS. If RWDS is LOW during the CA cycles, one latency count is inserted. If RWDS is HIGH during the CA cycles, an additional latency count is inserted.

Once these latency clocks have been completed, the HYPERBUS™ master starts to output the target data. Write data is center-aligned with the clock edges. The first byte of data in each word is captured by the memory on the rising edge of CK and the second byte is captured on the falling edge of CK.

During the CA clock cycles, RWDS is driven by the memory.

During the write data transfers, RWDS is driven by the host master interface as a data mask. When data is being written and RWDS is HIGH, the byte will be masked and the array will not be altered. When data is being written and RWDS is LOW, the data will be placed into the array. Because the master is driving RWDS during write data transfers, neither the master nor the pSRAM device are able to indicate a need for latency within the data transfer portion of a write transaction. The acceptable write data burst length setting is also shown in configuration register 0.

Data will continue to be transferred as long as the HYPERBUS™ master continues to transition the clock while CS# is LOW. Note that burst transactions should not be so long as to prevent the memory from doing distributed refreshes. Legacy format wrapped bursts will continue to wrap within the burst length. Hybrid wrap will wrap once then switch to linear burst starting at the next wrap boundary. Linear burst accepts data in a sequential manner across page boundaries. Write transfers can be ended at any time by bringing CS# HIGH when the clock is idle.

When a linear burst write reaches the last address in the memory array space, continuing the burst will write to the beginning of the address range.

The clock is not required to be free-running. The clock may remain idle while CS# is HIGH.

#### HYPERBUS™ transaction details





Figure 11 Write transaction with additional initial latency [31-37]



Figure 12 Write transaction without additional initial latency<sup>[33–37]</sup>

- 31. Transactions must be initiated with CK = LOW and CK# = HIGH.
- 32.CS# must return HIGH before a new transaction is initiated.
- 33. During CA, RWDS is driven by the memory and indicates whether additional latency cycles are required.
- 34.In this example, RWDS indicates that additional initial latency cycles are required.
- 35.At the end of CA cycles the memory stops driving RWDS to allow the host HYPERBUS™ master to begin driving RWDS. The master must drive RWDS to a valid LOW before the end of the initial latency to provide a data mask preamble period to the slave.
- 36. During data transfer, RWDS is driven by the host to indicate which bytes of data should be either masked or loaded into the array.
- 37. The figure shows RWDS masking byte Dn A and byte Dn+1 B to perform an unaligned word write to bytes Dn B and Dn+1 A.

1.8 V

**HYPERBUS™ transaction details** 



# 4.4 Write transactions (Register write)

A write transaction starts with the first three clock cycles providing the command/address information indicating the transaction characteristics. CA0 may indicate that a write transaction is to be performed and also indicates the address space and burst type (wrapped or linear).

Writes without initial latency are used for register space writes. pSRAM device write transactions with zero latency mean that the CA cycles are followed by write data transfers. Writes with zero initial latency, do not have a turn around period for RWDS. The pSRAM device will always drive RWDS during the CA period to indicate whether extended latency is required for a transaction that has initial latency. However, the RWDS is driven before the pSRAM device has received the first byte of CA i.e., before the pSRAM device knows whether the transaction is a read or write to register space. In the case of a write with zero latency, the RWDS state during the CA period does not affect the initial latency of zero. Since master write data immediately follows the CA period in this case, the pSRAM device may continue to drive RWDS LOW or may take RWDS to HIGH-Z during write data transfer. The master must not drive RWDS during Writes with zero latency. Writes with zero latency do not use RWDS as a data mask function. All bytes of write data are written (full word writes).

The first byte of data in each word is presented on the rising edge of CK and the second byte is presented on the falling edge of CK. Write data is center-aligned with the clock inputs. Write transfers can be ended at any time by bringing CS# HIGH when clock is idle. The clock is not required to be free-running.



Figure 13 Register write operation<sup>[38, 39]</sup>

#### **Notes**

38.Latency is not applicable during the register write. The RWDS driven LOW or HIGH after the CS# LOW should be ignored by the host. The register write data byte immediately follows the last CA byte (zero clock latency). 39.RWDS is not driven by the host during register write. The pSRAM ignores the RWDS status and always writes full data. RWDS may be driven Low or left High-Z by the slave during write data transfer.

1.8 V

**Memory space** 



# 5 Memory space

# **5.1** HYPERBUS™ interface

Table 5 Memory space address map (word based - 16 bits)

| Unit type                 | Count           | System word address bits | CA bits | Notes                                                                                                                                     |
|---------------------------|-----------------|--------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Rows within 256 Mb device | 32768 (rows)    | A23-A9                   | 36–22   | -                                                                                                                                         |
| Row                       | 64 (half-pages) | A8-A3                    | 21–16   | Each row has 64 half-pages. Each<br>half-page has 8 words. Each<br>column has 512 words (1K bytes).                                       |
| Half-page                 | 8 (words)       | A2-A0                    | 2-0     | Half-page (HP) address is also referenced as upper column address. A word within a HP address is also referenced as lower column address. |

1.8 V

**Register space** 



# 6 Register space

## **6.1** HYPERBUS™ interface

When CA[46] is 1, a read or write transaction accesses the register space.

Table 6 Register space address map

| •                                                         | •                        |            | •   |                           |       |       |       |       |      |     |
|-----------------------------------------------------------|--------------------------|------------|-----|---------------------------|-------|-------|-------|-------|------|-----|
| Register                                                  | System address           | _          | _   | _                         | 31-27 | 26-19 | 18-11 | 10-3  | _    | 2-0 |
| <b>3</b>                                                  | CA bits                  | 47         | 46  | <b>45</b> <sup>[40]</sup> | 44-40 | 39-32 | 31-24 | 23-16 | 15-8 | 7-0 |
| Identification register 0 read <sup>[41]</sup> C0h or E0h |                          |            | 00h | 00h                       | 00h   | 00h   | 00h   |       |      |     |
| Identification register 1 r                               | read <sup>[41]</sup>     | C0h or E0h |     |                           | 00h   | 00h   | 00h   | 00h   | 01h  |     |
| Configuration register 0                                  | read                     | C0h or E0h |     |                           | 00h   | 01h   | 00h   | 00h   | 00h  |     |
| Configuration register 0 write 60h                        |                          |            | 00h | 01h                       | 00h   | 00h   | 00h   |       |      |     |
| Configuration register 1                                  | read                     | C0h or E0h |     |                           | 00h   | 01h   | 00h   | 00h   | 01h  |     |
| Configuration register 1                                  | ion register 1 write 60h |            |     | 00h                       | 01h   | 00h   | 00h   | 01h   |      |     |

<sup>40.</sup>CA45 may be either 0 or 1 for either wrapped or linear read. CA45 must be 1 as only linear single word register writes are supported.

<sup>41.</sup> The burst type (wrapped/linear) definition is not supported in register reads. Hence C0h/E0h have the same effect.

1.8 V

**Register space** 



## 6.2 Device identification registers

There are two read only, nonvolatile word registers, that provide information on the device selected when CS# is LOW.

The device information fields identify:

- Manufacturer
- Type
- Density
- · Row address bit count
- · Column address bit count

Table 7 Identification register 0 (ID0) bit assignments

| Bits    | Function                 | Settings (Binary)                                    |  |
|---------|--------------------------|------------------------------------------------------|--|
| [15:14] | MCP die address          | 00 - Default                                         |  |
| [13]    | Reserved                 | 0 - Default                                          |  |
| [12:8]  | Row address bit count    | 01110b - 256 Mb; fifteen row address bits (256 Mbit) |  |
| [7:4]   | Column address bit count | 1000b - Nine column address bits (default)           |  |
| [3:0]   | Manufacturer             | 0110b                                                |  |

Table 8 Identification register 1 (ID1) bit assignments

| Bits Function Settings (Binary) |             | Settings (Binary)         |
|---------------------------------|-------------|---------------------------|
| [15:4]                          | Reserved    | 0000_0000_0000b (default) |
| [3:0]                           | Device type | 0001 - pSRAM 2.0          |

# **6.2.1** Density and row boundaries

The DRAM array size (density) of the device can be determined from the total number of system address bits used for the row and column addresses as indicated by the row address bit count and column address bit count fields in the ID0 register. For example: a 256 Mb pSRAM device has 9 column address bits and 15 row address bits for a total of 24 word address bits =  $2^{24}$  = 16 Mwords = 32 MB. The 9 column address bits indicate that each row holds  $2^9$  = 512 words = 1 KB. The row address bit count indicates there are 32,784 rows to be refreshed within each array refresh interval. The row count is used in calculating the refresh interval.

IDO value for the 256 Mb pSRAM is 0x0E86.

1.8 V

**Register space** 



## 6.3 Register space access

Register default values are loaded upon power-up or hardware reset. The registers can be altered at any time while the device is in the STANDBY state.

Loading a register is accomplished with write transaction without initial latency using a single 16-bit word write transaction.

Each register is written with a separate single word write transaction. Register write transactions have zero latency, the single word of data immediately follows the CA. RWDS is not driven by the host during the write because RWDS is always driven by the memory during the CA cycles to indicate whether a memory array refresh is in progress. Because a register space write goes directly to a register, rather than the memory array, there is no initial write latency, related to an array refresh that may be in progress. In a register write, RWDS is also not used as a data mask because both bytes of a register are always written and never masked.

Reserved register fields must be written with their default value. Writing reserved fields with other than default values may produce undefined results.

#### **Notes**

- The host must not drive RWDS during a write to register space.
- The RWDS signal is driven by the memory during the CA period based on whether the memory array is being refreshed. This refresh indication does not affect the writing of register data.
- The RWDS signal returns to high impedance after the CA period. Register data is never masked. Both data bytes of the register data are loaded into the selected register.

Reading of a register is accomplished with read transaction with single or double initial latency using a single 16 bit read transaction. If more than one word is read, the output becomes indeterminate. The contents of the register is returned in the same manner as reading the memory array, as shown in **Figure 9**, with one or two latency counts, based on the state of RWDS during the CA period. The latency count is defined in the configuration register 0 read latency field (CR0[7:4]).

## 6.3.1 Configuration register 0

Configuration register 0 (CR0) is used to define the power state and access protocol operating conditions for the pSRAM device. Configurable characteristics include:

- Wrapped burst length (16, 32, 64, or 128 byte aligned and length data group)
- · Wrapped burst type
  - Legacy wrap (Sequential access with wrap around within a selected length and aligned group)
  - Hybrid wrap (Legacy wrap once then linear burst at start of the next sequential group)
- Initial latency
- Variable latency
  - Whether an array read or write transaction will use fixed or variable latency. If fixed latency is selected the memory will always indicate a refresh latency and delay the read data transfer accordingly. If variable latency is selected, latency for a refresh is only added when a refresh is required at the same time a new transaction is starting.
- · Output drive strength
- Deep power down (DPD) mode

1.8 V

**Register space** 



Table 9 Configuration register 0 (CR0) bit assignments

| CR0 bit | Function               | Settings (Binary)                                                                                                                                                                                                                                                                                                            |
|---------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [15]    | Deep power down enable | 1 - Normal operation (default). pSRAM will automatically set this value to "1" after DPD exit 0 - Writing 0 causes the device to enter deep power down                                                                                                                                                                       |
| [14:12] | Drive strength         | 000 - 34 ohms (default)<br>001 - 115 ohms<br>010 - 67 ohms<br>011 - 46 ohms<br>100 - 34 ohms<br>101 - 27 ohms<br>110 - 22 ohms<br>111 - 19 ohms                                                                                                                                                                              |
| [11:8]  | Reserved               | 1 - Reserved (default) Reserved for future use. When writing this register, these bits should be set to 1 for future compatibility.                                                                                                                                                                                          |
| [7:4]   | Initial latency        | 0000 - 5 clock latency @ 133 MHz Max frequency<br>0001 - 6 Clock latency @ 166 MHz Max frequency<br>0010 - 7 clock latency @ 200 MHz Max frequency (default)<br>0011 - Reserved<br>0100 - Reserved<br><br>1101 - Reserved<br>1110 - 3 clock latency @ 85 MHz Max frequency<br>1111 - 4 clock latency @ 104 MHz Max frequency |
| [3]     | Fixed latency enable   | 0 - Variable latency - 1 or 2 times initial latency depending on RWDS during CA cycles.<br>1 - Fixed 2 times initial latency (default)                                                                                                                                                                                       |
| [2]     | Hybrid burst enable    | 0: Wrapped burst sequence to follow hybrid burst sequencing 1: Wrapped burst sequence in legacy wrapped burst manner (default)  This bit setting is effective only when the "Burst type" bit in the command/address register is set to '0', i.e. CA[45] = '0'; otherwise, it is ignored.                                     |
| [1:0]   | Burst length           | 00 - 128 bytes<br>01 - 64 bytes<br>10 - 16 bytes<br>11 - 32 bytes (default)                                                                                                                                                                                                                                                  |

1.8 V

**Register space** 



### **Wrapped burst**

A wrapped burst transaction accesses memory within a group of words aligned on a word boundary matching the length of the configured group. Wrapped access groups can be configured as 16, 32, 64, or 128 bytes alignment and length. During wrapped transactions, access starts at the CA selected location within the group, continues to the end of the configured word group aligned boundary, then wraps around to the beginning location in the group, then continues back to the starting location. Wrapped bursts are generally used for critical word first instruction or data cache line fill read accesses.

### **Hybrid burst**

The beginning of a hybrid burst will wrap within the target address wrapped burst group length before continuing to the next half-page of data beyond the end of the wrap group. Continued access is in linear burst order until the transfer is ended by returning CS# HIGH. This hybrid of a wrapped burst followed by a linear burst starting at the beginning of the next burst group, allows multiple sequential address cache lines to be filled in a single access.

The first cache line is filled starting at the critical word. Then the next sequential line in memory can be read in to the cache while the first line is being processed.

Table 10 CR0[2] control of wrapped burst sequence

| Bit | Default value | Name                                                                                                                                                       |
|-----|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | 1             | Hybrid burst enable CR0[2] = 0: Wrapped burst sequence to follow hybrid burst sequencing CR0[2] = 1: Wrapped burst sequence in legacy wrapped burst manner |

1.8 V

**Register space** 



Table 11 Example wrapped burst sequences (HYPERBUS™ addressing)

| Burst<br>type | Wrap boundary (bytes)        | Start address<br>(Hex) | Sequence of word addresses (Hex) of data words                                                                                                                                                                                                                                                                                                                                                                       |
|---------------|------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Hybrid 128    | 128 wrap once then<br>linear | XXXXXX03               | 03, 04, 05, 06, 07, 08, 09, 0A, 0B, 0C, 0D, 0E, 0F, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 1A, 1B, 1C, 1D, 1E, 1F, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 2A, 2B, 2C, 2D, 2E, 2F, 30, 31, 32, 33, 34, 35, 36, 37, 38, 39, 3A, 3B, 3C, 3D, 3E, 3F, 00, 01, 02 (Wrap complete, now linear beyond the end of the initial 128 byte wrap group) 40, 41, 42, 43, 44, 45, 46, 47, 48, 49, 4A, 4B, 4C, 4D, 4E, 4F, 50, 51, |
| Hybrid 64     | 64 wrap once then<br>linear  | XXXXXX03               | 03, 04, 05, 06, 07, 08, 09, 0A, 0B, 0C, 0D, 0E, 0F, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 1A, 1B, 1C, 1D, 1E, 1F, 00, 01, 02 (wrap complete, now linear beyond the end of the initial 64 byte wrap group) 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 2A, 2B, 2C, 2D, 2E, 2F, 30, 31,                                                                                                                                  |
| Hybrid 64     | 64 wrap once then<br>linear  | XXXXXX2E               | 2E, 2F, 30, 31, 32, 33, 34, 35, 36, 37, 38, 39, 3A, 3B, 3C, 3D, 3E, 3F, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 2A, 2B, 2C, 2D (wrap complete, now linear beyond the end of the initial 64 byte wrap group) 40, 41, 42, 43, 44, 45, 46, 47, 48, 49, 4A, 4B, 4C, 4D, 4E, 4F, 50, 51,                                                                                                                                  |
| Hybrid 16     | 16 wrap once then<br>linear  | XXXXXX02               | 02, 03, 04, 05, 06, 07, 00, 01<br>(wrap complete, now linear beyond the end of the initial<br>16 byte wrap group)<br>08, 09, 0A, 0B, 0C, 0D, 0E, 0F, 10, 11, 12,                                                                                                                                                                                                                                                     |
| Hybrid 16     | 16 wrap once then<br>linear  | XXXXXX0C               | 0C, 0D, 0E, 0F, 08, 09, 0A, 0B<br>(wrap complete, now linear beyond the end of the initial<br>16 byte wrap group)<br>10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 1A,                                                                                                                                                                                                                                                     |
| Hybrid 32     | 32 wrap once then linear     | XXXXXX0A               | 0A, 0B, 0C, 0D, 0E, 0F, 00, 01, 02, 03, 04, 05, 06, 07, 08, 09 (wrap complete, now linear beyond the end of the initial 32 byte wrap group) 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 1A,                                                                                                                                                                                                                              |
| Wrap 64       | 64                           | XXXXXX03               | 03, 04, 05, 06, 07, 08, 09, 0A, 0B, 0C, 0D, 0E, 0F, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 1A, 1B, 1C, 1D, 1E, 1F, 00, 01, 02,                                                                                                                                                                                                                                                                                      |
| Wrap 64       | 64                           | XXXXXX2E               | 2E, 2F, 30, 31, 32, 33, 34, 35, 36, 37, 38, 39, 3A, 3B, 3C, 3D, 3E, 3F, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 2A, 2B, 2C, 2D,                                                                                                                                                                                                                                                                                      |
| Wrap 16       | 16                           | XXXXXX02               | 02, 03, 04, 05, 06, 07, 00, 01,                                                                                                                                                                                                                                                                                                                                                                                      |
| Wrap 16       | 16                           | XXXXXX0C               | 0C, 0D, 0E, 0F, 08, 09, 0A, 0B,                                                                                                                                                                                                                                                                                                                                                                                      |
| Wrap 32       | 32                           | XXXXXX0A               | 0A, 0B, 0C, 0D, 0E, 0F, 00, 01, 02, 03, 04, 05, 06, 07, 08, 09,                                                                                                                                                                                                                                                                                                                                                      |
| Linear        | Linear burst                 | XXXXXX03               | 03, 04, 05, 06, 07, 08, 09, 0A, 0B, 0C, 0D, 0E, 0F, 10, 11, 12, 13, 14, 15, 16, 17, 18,                                                                                                                                                                                                                                                                                                                              |

1.8 V

**Register space** 



### **Initial latency**

Memory space read and write transactions or register space read transactions require some initial latency to open the row selected by the CA. This initial latency is t<sub>ACC</sub>. The number of latency clocks needed to satisfy t<sub>ACC</sub> depends on the HYPERBUS™ frequency can vary from 3 to 7 clocks. The value in CR0[7:4] selects the number of clocks for initial latency. The default value is 7 clocks, allowing for operation up to a maximum frequency of 200 MHz prior to the host system setting a lower initial latency value that may be more optimal for the system.

In the event a distributed refresh is required at the time a memory space read or write transaction or register space read transaction begins, the RWDS signal goes HIGH during the CA to indicate that an additional initial latency is being inserted to allow a refresh operation to complete before opening the selected row.

Register space write transactions always have zero initial latency. RWDS may be HIGH or LOW during the CA period. The level of RWDS during the CA period does not affect the placement of register data immediately after the CA, as there is no initial latency needed to capture the register data. A refresh operation may be performed in the memory array in parallel with the capture of register data.

#### Fixed latency

A configuration register option bit CR0[3] is provided to make all memory space read and write transactions or register space read transactions require the same initial latency by always driving RWDS HIGH during the CA to indicate that two initial latency periods are required. This fixed initial latency is independent of any need for a distributed refresh, it simply provides a fixed (deterministic) initial latency for all of these transaction types. The fixed latency option may simplify the design of some HYPERBUS™ memory controllers or ensure deterministic transaction performance. Fixed latency is the default POR or reset configuration. The system may clear this configuration bit to disable fixed latency and allow variable initial latency with RWDS driven HIGH only when additional latency for a refresh is required.

#### **Drive strength**

DQ and RWDS signal line loading, length, and impedance vary depending on each system design. Configuration register bits CR0[14:12] provide a means to adjust the DQ[7:0] and RWDS signal output impedance to customize the DQ and RWDS signal impedance to the system conditions to minimize high speed signal behaviors such as overshoot, undershoot, and ringing. The default POR or reset configuration value is 000b to select the mid point of the available output impedance options.

The impedance values shown are typical for both pull-up and pull-down drivers at typical silicon process conditions, nominal operating voltage (1.8 V) and 50°C. The impedance values may vary from the typical values depending on the process, voltage, and temperature (PVT) conditions. Impedance will increase with slower process, lower voltage, or higher temperature. Impedance will decrease with faster process, higher voltage, or lower temperature.

Each system design should evaluate the data signal integrity across the operating voltage and temperature ranges to select the best drive strength settings for the operating conditions.

#### Deep power down

When the pSRAM device is not needed for system operation, it may be placed in a very low power consuming state called deep power down (DPD), by writing 0 to CR0[15]. When CR0[15] is cleared to 0, the device enters the DPD state within t<sub>DPDIN</sub> time and all refresh operations stop. The data in RAM is lost, (becomes invalid without refresh) during DPD state. Exiting DPD requires driving CS# LOW then HIGH, POR, or a reset. Only CS# and RESET# signals are monitored during DPD mode. For additional details, see "Deep power down" on page 33.

1.8 V

**Register space** 



## 6.3.2 Configuration register 1

Configuration register 1 (CR1) is used to define the refresh array size, refresh rate and hybrid sleep for the pSRAM device. Configurable characteristics include:

- · Partial array refresh
- · Hybrid sleep state
- · Refresh rate

Table 12 Configuration register 1 (CR1) bit assignments

| CR1 bit | Function                                 | Setting (binary)                                                                                                                                                                            |
|---------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [15:8]  | Reserved                                 | 11111111 - reserved (default)<br>When writing this register, these bits should keep 0xFFh for future<br>compatibility                                                                       |
| [7]     | Reserved                                 | 1 - reserved (default)                                                                                                                                                                      |
| [6]     | Master clock type                        | 1 - single-ended - CK (default)<br>0 - differential - CK#, CK                                                                                                                               |
| [5]     | Hybrid sleep                             | 1 - causes the device to enter hybrid sleep state<br>0 - normal operation (default)                                                                                                         |
| [4:2]   | Partial array<br>refresh                 | 000 - full array (default)<br>001 - bottom 1/2 Array<br>010 - bottom 1/4 Array<br>011 - bottom 1/8 Array<br>100 - none<br>101 - top 1/2 Array<br>110 - top 1/4 Array<br>111 - top 1/8 Array |
| [1:0]   | Distributed refresh interval (read only) | 10 - 1 μs t <sub>CSM</sub> (85°C < T <sub>A</sub> ≤ 125°C)<br>11 - reserved<br>00 - reserved<br>01 - 4 μs t <sub>CSM</sub> (T <sub>A</sub> ≤ 85°C)                                          |

### Master clock type

Two clock types, namely single ended and differential, are supported. CR1[6] selects which type to use.

- In the single ended clock mode (by default), CK# input is not enabled; hence it may be left either floating or biased to HIGH or LOW.
- In the differential clock mode (when enabled), the CK# input can't be left floating. It must be either driven by the host, or biased to HIGH or LOW.

#### Partial array refresh

The partial array refresh configuration restricts the refresh operation in pSRAM to a portion of the memory array specified by CR1[5:3]. This reduces the standby current. The default configuration refreshes the whole array.

#### Hybrid sleep (HS)

When the pSRAM is not needed for system operation but data in the device needs to be retained, it may be placed in hybrid sleep state to save more power. Enter hybrid sleep state by writing 1 to CR1[5]. Bringing CS# LOW will cause the device to exit HS state and set CR1[5] to 0. Also, POR, or a hardware reset will cause the device to exit hybrid sleep state. Note that a POR or a hardware reset disables refresh where the memory core data can potentially get lost.

1.8 V

Register space



#### **Distributed refresh interval**

The pSRAM device is built with volatile DRAM array which requires periodic refresh of all bits in it. The refresh operation can be done by an internal self-refresh logic that will evenly refresh the memory array automatically. The automatic refresh operation can only be done when the memory array is not actively read or written by the host system. The refresh logic waits for the end of any active read or write before doing a refresh, if a refresh is needed at that time. If a new read or write begins before the refresh is completed, the memory will drive RWDS high during the CA period to indicate that an additional initial latency time is required at the start of the new access in order to allow the refresh operation to complete before starting the new access. The evenly distributed refresh operations require a maximum refresh interval between two adjacent refresh operations. The maximum distributed refresh interval varies with temperature as shown in **Table 13**.

Table 13 Array refresh interval per temperature

| Operating temperature (°C)    | Refresh interval t <sub>CSM</sub> (μs) | CR1[1:0] |
|-------------------------------|----------------------------------------|----------|
| T <sub>A</sub> ≤ 85°C         | 4                                      | 01b      |
| 85°C < T <sub>A</sub> ≤ 125°C | 1                                      | 10b      |

The distributed refresh operation requires that the host does not perform burst transactions longer than the distributed refresh interval to prevent the memory from unable doing the distributed refreshes operation when it is needed. This sets an upper limit on the length of read and write transactions so that the automatic distributed refresh operation can be done between transactions. This limit is called the CS# LOW maximum time  $(t_{CSM})$  and the  $t_{CSM}$  will be equal to the maximum distributed refresh interval. The host system is required to respect the  $t_{CSM}$  value by terminating each transaction before violating  $t_{CSM}$ . This can be done by host memory controller splitting long transactions when reaching the  $t_{CSM}$  limit, or by host system hardware or software not performing a single burst read or write transaction that would be longer than  $t_{CSM}$ .

As noted in **Table 13**, the maximum refresh interval is longer at lower temperatures such that  $t_{CSM}$  could be increased to allow longer transactions. The host may determine the operating temperature from a temperature sensor in the system and use the  $t_{CSM}$  value from the table accordingly, or it may determine dynamically by reading the read only CR1[1:0] bits in order to set the distributed refresh interval prior to the pSRAM access.

1.8 V

**Interface states** 



## 7 Interface states

**Table 14** describes the required value of each signal for each interface state.

Table 14 Interface states

| Interface state                                                 | V <sub>cc</sub> / V <sub>ccQ</sub>            | CS# | CK, CK# | DQ7-DQ0                                      | RWDS                             | RESET# |
|-----------------------------------------------------------------|-----------------------------------------------|-----|---------|----------------------------------------------|----------------------------------|--------|
| Power-off                                                       | < V <sub>LKO</sub>                            | Х   | Х       | HIGH-Z                                       | HIGH-Z                           | Х      |
| Power-on (cold) reset                                           | $\geq$ V <sub>CC</sub> / V <sub>CCQ</sub> min | Х   | Х       | HIGH-Z                                       | HIGH-Z                           | Х      |
| Hardware (warm) reset                                           | $\geq$ V <sub>CC</sub> / V <sub>CCQ</sub> min | Х   | Х       | HIGH-Z                                       | HIGH-Z                           | L      |
| Interface standby                                               | $\geq$ V <sub>CC</sub> / V <sub>CCQ</sub> min | Н   | X       | HIGH-Z                                       | HIGH-Z                           | Н      |
| CA                                                              | ≥ V <sub>CC</sub> / V <sub>CCQ</sub> min      | L   | Т       | Master output valid                          | Υ                                | Н      |
| Read initial access latency<br>(data bus turn around<br>period) | ≥ V <sub>CC</sub> / V <sub>CCQ</sub> min      | L   | Т       | HIGH-Z                                       | L                                | Н      |
| Write initial access latency (RWDS turn around period)          | ≥ V <sub>CC</sub> / V <sub>CCQ</sub> min      | L   | Т       | HIGH-Z                                       | HIGH-Z                           | Н      |
| Read data transfer                                              | ≥ V <sub>CC</sub> / V <sub>CCQ</sub> min      | L   | Т       | Slave output valid                           | Slave output<br>valid Z or T     | Н      |
| Write data transfer with initial latency                        | ≥ V <sub>CC</sub> / V <sub>CCQ</sub> min      | L   | Т       | Master output<br>valid                       | Master<br>output valid<br>X or T | Н      |
| Write data transfer without initial latency <sup>[42]</sup>     | ≥ V <sub>CC</sub> / V <sub>CCQ</sub> min      | L   | Т       | Master output valid                          | Slave output<br>L or HIGH-Z      | Н      |
| Active clock stop <sup>[43]</sup>                               | ≥ V <sub>CC</sub> / V <sub>CCQ</sub> min      | L   | Idle    | Master or slave<br>output valid or<br>HIGH-Z | Υ                                | Н      |
| Deep power down                                                 | $\geq$ V <sub>CC</sub> / V <sub>CCQ</sub> min | Н   | X or T  | HIGH-Z                                       | HIGH-Z                           | Н      |
| Hybrid sleep                                                    | ≥ V <sub>CC</sub> / V <sub>CCQ</sub> min      | Н   | X or T  | HIGH-Z                                       | HIGH-Z                           | Н      |

#### Legend

 $L = V_{IL}$ ;  $H = V_{IH}$ ;  $X = Either V_{IL}$  or  $V_{IH}$ ;  $Y = either V_{IL}$  or  $V_{OH}$  or  $V_{OH}$ ;  $Z = Either V_{OL}$  or  $V_{OH}$ ; L/H = Rising edge; H/L = Falling edge;  $T = Toggling during information transfer; Idle = CK is LOW and CK# is HIGH; <math>V_{OH} = V_{OH} = V_{$ 

<sup>42.</sup>Writes without initial latency (with zero initial latency), do not have a turn around period for RWDS. The pSRAM device will always drive RWDS during the CA period to indicate whether extended latency is required. Since master write data immediately follows the CA period the pSRAM device may continue to drive RWDS LOW or may take RWDS to HIGH-Z. The master must not drive RWDS during Writes with zero latency. Writes with zero latency do not use RWDS as a data mask function. All bytes of write data are written (full word writes).

<sup>43.</sup> Active clock stop is described in "Active clock stop" on page 31. DPD is described in "Deep power down" on page 33.

1.8 V

**Power conservation modes** 



## 8 Power conservation modes

## 8.1 Interface standby

STANDBY is the default, low power, state for the interface while the device is not selected by the host for data transfer (CS# = HIGH). All inputs, and outputs other than CS# and RESET# are ignored in this state.

### 8.2 Active clock stop

Design note: Active clock stop feature is pending device characterization to determine if it will be supported.

The Active clock stop state reduces device interface energy consumption to the  $I_{CC6}$  level during the data transfer portion of a read or write operation. The device automatically enables this state when clock remains stable for  $t_{ACC}$  + 30 ns. While in active clock stop state, read data is latched and always driven onto the data bus.  $I_{CC6}$  shown in "DC characteristics" on page 36.

Active clock stop state helps reduce current consumption when the host system clock has stopped to pause the data transfer. Even though CS# may be LOW throughout these extended data transfer cycles, the memory device host interface will go into the active clock stop current level at  $t_{ACC}$  + 30 ns. This allows the device to transition into a lower current state if the data transfer is stalled. Active read or write current will resume once the data transfer is restarted with a toggling clock. The active clock stop state must not be used in violation of the  $t_{CSM}$  limit. CS# must go HIGH before  $t_{CSM}$  is violated. Clock can be stopped during any portion of the active transaction as long as it is in the LOW state. Note that it is recommended to avoid stopping the clock during register access.



Figure 14 Active clock stop during read transaction (DDR)<sup>[44]</sup>

#### Note

<sup>44.</sup>RWDS is LOW during the CA cycles. In this read transaction, there is a single initial latency count for read data access because, this read transaction does not begin at a time when additional latency is required by the slave.

1.8 V

**Power conservation modes** 



# 8.3 Hybrid sleep

In the hybrid sleep (HS) state, the current consumption is reduced ( $i_{HS}$ ). HS state is entered by writing a 0 to CR1[5]. The device reduces power within  $t_{HSIN}$  time. The data in memory space and register space is retained during HS state. Bringing CS# LOW will cause the device to exit HS state and set CR1[5] to 1. Also, POR, or a hardware reset will cause the device to exit hybrid sleep state. Note that a POR or a hardware reset disables refresh where the memory core data can potentially get lost. Returning to STANDBY state requires  $t_{EXITHS}$  time. Following the exit from HS due to any of these events, the device is in the same state as entering hybrid sleep.



Figure 15 Enter HS transaction



Figure 16 Exit HS transaction

Table 15 Hybrid sleep timing parameters

| Parameter          | Description                                               | Min | Max  | Unit |
|--------------------|-----------------------------------------------------------|-----|------|------|
| t <sub>HSIN</sub>  | Hybrid sleep CR1[5] = 0 register write to DPD power level | _   | 3    | μs   |
| t <sub>CSHS</sub>  | CS# pulse width to exit HS                                | 60  | 3000 | ns   |
| t <sub>EXTHS</sub> | CS# exit hybrid sleep to standby wakeup time              | _   | 100  | μs   |

#### 1.8 V

**Power conservation modes** 



# 8.4 Deep power down

In the deep power down (DPD) state, current consumption is driven to the lowest possible level ( $I_{DPD}$ ). DPD state is entered by writing a 0 to CR0[15]. The device reduces power within  $t_{DPDIN}$  time and all refresh operations stop. The data in memory space is lost, (becomes invalid without refresh) during DPD state. Driving CS# LOW then HIGH will cause the device to exit DPD state. Also, POR, or a hardware reset will cause the device to exit DPD state. Returning to STANDBY state requires  $t_{EXTDPD}$  time. Returning to STANDBY state following a POR requires  $t_{VCS}$  time, as with any other POR. Following the exit from DPD due to any of these events, the device is in the same state as following POR.



Figure 17 Enter DPD transaction



Figure 18 Exit DPD transaction

Table 16 Deep power down timing parameters

| Parameter           | Description                                                   | Min | Max  | Unit |
|---------------------|---------------------------------------------------------------|-----|------|------|
| t <sub>DPDIN</sub>  | Deep power down CR0[15] = 0 register write to DPD power level | _   | 3    | μs   |
| t <sub>CSDPD</sub>  | CS# pulse width to exit DPD                                   | 200 | 3000 | ns   |
| t <sub>EXTDPD</sub> | CS# exit deep power down to standby wakeup time               | _   | 150  | μs   |

**Electrical specifications** 



# 9 Electrical specifications

## 9.1 Absolute maximum ratings

Table 17 Absolute maximum ratings<sup>[45]</sup>

| Parameter                                                                      | Absolute maximum ratings                                     |
|--------------------------------------------------------------------------------|--------------------------------------------------------------|
| Storage temperature plastic packages                                           | -65°C to +150°C                                              |
| Ambient temperature with power applied                                         | -65°C to +135°C                                              |
| Voltage with respect to ground all signals <sup>[46]</sup>                     | $-0.5 \text{ V to} + (\text{V}_{\text{CC}} + 0.5 \text{ V})$ |
| Output short circuit current <sup>[47]</sup>                                   | 100 mA                                                       |
| Voltage on V <sub>CC</sub> , V <sub>CCQ</sub> pins relative to V <sub>SS</sub> | -0.5 V to +2.5 V                                             |
| Electrostatic discharge voltage:                                               |                                                              |
| Human body model (JEDEC Std JESD22-A114-B)                                     | 2000 V                                                       |
| Charged device model (JEDEC Std JESD22-C101-A)                                 | 500 V                                                        |

## 9.2 Input signal overshoot

During DC conditions, input or I/O signals should remain equal to or between  $V_{SS}$  and  $V_{CC}$ . During voltage transitions, inputs or I/Os may negative overshoot  $V_{SS}$  to -1.0 V or positive overshoot to  $V_{CC}$  + 1.0 V, for periods up to 20 ns.



Figure 19 Maximum negative overshoot waveform



Figure 20 Maximum positive overshoot waveform

- 45. Stresses above those listed under "Absolute maximum ratings" on page 34 may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability.
- 46.Minimum DC voltage on input or I/O signal is -1.0 V. During voltage transitions, input or I/O signals may undershoot  $V_{SS}$  to -1.0 V for periods of up to 20 ns. See **Figure 19**. Maximum DC voltage on input or I/O signals is  $V_{CC} + 1.0$  V. During voltage transitions, input or I/O signals may overshoot to  $V_{CC} + 1.0$  V for periods up to 20 ns. See **Figure 20**.
- 47. No more than one output may be shorted to ground at a time. Duration of the short circuit should not be greater than one second.

#### 1.8 V

#### **Electrical specifications**



# 9.3 Latch-up characteristics

# 9.3.1 Latch-up specification

Table 18 Latch-up specification<sup>[48]</sup>

| Description                                                                  | Min  | Max                    | Unit |
|------------------------------------------------------------------------------|------|------------------------|------|
| Input voltage with respect to V <sub>SSQ</sub> on all input only connections | -1.0 | V <sub>CCQ</sub> + 1.0 | V    |
| Input voltage with respect to V <sub>SSQ</sub> on all I/O connections        | -1.0 | V <sub>CCQ</sub> + 1.0 | V    |
| V <sub>CCQ</sub> current                                                     | -100 | +100                   | mA   |

# 9.4 Operating ranges

Operating ranges define those limits between which the functionality of the device is guaranteed.

## 9.4.1 Temperature ranges

**Table 19** Temperature ranges

| Parameter              | Symbol         | Device       | Spec |     | Unit  |
|------------------------|----------------|--------------|------|-----|-------|
| Parameter              | Syllibot       | Device       | Min  | Max | Oilit |
| Ambient<br>temperature | T <sub>A</sub> | Extended (E) | -40  | 125 | °C    |

# 9.4.2 Power supply voltages

Table 20 Power supply voltages

| Description                  |     | Мах | Unit |
|------------------------------|-----|-----|------|
| V <sub>CC</sub> power supply | 1.7 | 2.0 | V    |

#### Note

<sup>48.</sup>Excludes power supplies  $V_{CC}/V_{CCQ}$ . Test conditions:  $V_{CC} = V_{CCQ}$ , one connection at a time tested, connections not being tested are at  $V_{SS}$ .

1.8 V

**Electrical specifications** 



## 9.5 DC characteristics

Table 21 DC characteristics (CMOS compatible)

| Parameter        | Description                                                        | Test conditions                                                                       | Value |                            |      | 11   |
|------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------|----------------------------|------|------|
|                  | Description                                                        |                                                                                       | Min   | <b>Typ</b> <sup>[49]</sup> | Max  | Unit |
| I <sub>LI2</sub> | Input leakage current device reset signal high only                | $V_{IN} = V_{SS}$ to $V_{CC}$ ,<br>$V_{CC} = V_{CC}$ max                              | -     | -                          | 2    | μΑ   |
| LI4              | Input leakage current device reset signal low only <sup>[50]</sup> | $V_{IN} = V_{SS}$ to $V_{CC}$ ,<br>$V_{CC} = V_{CC}$ max                              | -     | _                          | 15   |      |
| CC1              | V <sub>CC</sub> active read current operating temperature range    | CS# = V <sub>SS</sub> ,<br>                                                           | -     | 14                         | 20   | — mA |
| CC2              | V <sub>CC</sub> active write current operating temperature range   | V <sub>CC</sub> = V <sub>CC</sub> max                                                 | -     | 16                         | 22   |      |
| I <sub>CC4</sub> |                                                                    | CS# = V <sub>CC</sub> ,<br>V <sub>CC</sub> = V <sub>CC</sub> max;<br>full array       | -     | 470                        | 2000 | μΑ   |
|                  |                                                                    | CS# = V <sub>CC</sub> ,<br>V <sub>CC</sub> = V <sub>CC</sub> max;<br>bottom 1/2 array | -     | -                          | 1550 |      |
|                  |                                                                    | CS# = V <sub>CC</sub> ,<br>V <sub>CC</sub> = V <sub>CC</sub> max;<br>bottom 1/4 array | -     | -                          | 1250 |      |
|                  | V <sub>CC</sub> standby current                                    | CS# = V <sub>CC</sub> ,<br>V <sub>CC</sub> = V <sub>CC</sub> max;<br>bottom 1/8 array | -     | -                          | 1100 |      |
|                  |                                                                    | $CS\# = V_{CC},$<br>$V_{CC} = V_{CC} max;$<br>top 1/2 array                           | -     | -                          | 1550 |      |
|                  |                                                                    | $CS\# = V_{CC},$<br>$V_{CC} = V_{CC} max;$<br>top 1/4 array                           | -     | -                          | 1250 |      |
|                  |                                                                    | $CS\# = V_{CC}$ ,<br>$V_{CC} = V_{CC} max$ ;<br>top 1/8 array                         | -     | -                          | 1100 |      |
| I <sub>CC5</sub> | Reset current                                                      | $CS\# = V_{CC}$ ,<br>$RESET\# = V_{SS}$ ,<br>$V_{CC} = V_{CC}max$                     | -     | -                          | 1    | mA   |
| I <sub>CC6</sub> | Active clock stop current                                          | $CS\# = V_{SS}$ ,<br>$RESET\# = V_{CC}$ ,<br>$V_{CC} = V_{CC}$ max                    | -     | 17                         | 40   |      |
| СС7              | V <sub>CC</sub> current during power up <sup>[49]</sup>            | $CS\# = V_{CC},$ $V_{CC} = V_{CC} \text{ max},$ $V_{CCQ} = V_{CC}$                    | -     | -                          | 35   |      |
|                  |                                                                    | 1 2                                                                                   |       |                            |      |      |

<sup>49.</sup>Not 100% tested.

<sup>50.</sup>RESET# LOW initiates exits from DPD and hybrid state and initiates the draw of  $I_{CC5}$  reset current, making  $I_{LI}$  during RESET# LOW insignificant.

### 1.8 V

# **Electrical specifications**



 Table 21
 DC characteristics (CMOS compatible) (continued)

| Davamatav                        | Description             | Test conditions                                                                       | Value                       |                            |                            | Unit |
|----------------------------------|-------------------------|---------------------------------------------------------------------------------------|-----------------------------|----------------------------|----------------------------|------|
| Parameter                        |                         | lest conditions                                                                       | Min                         | <b>Typ</b> <sup>[49]</sup> | Max                        | Unit |
| I <sub>DPD</sub> <sup>[50]</sup> | Deep power down current | $CS\# = V_{CC},$ $V_{CC} = V_{CC} \text{ max}$                                        | _                           | _                          | 20                         |      |
| Iнs <sup>[50]</sup>              |                         | CS# = V <sub>CC</sub> ,<br>V <sub>CC</sub> = V <sub>CC</sub> max;<br>full array       | _                           | 140                        | 1500                       |      |
|                                  |                         | CS# = V <sub>CC</sub> ,<br>V <sub>CC</sub> = V <sub>CC</sub> max;<br>bottom 1/2 array | _                           | -                          | 1150                       |      |
|                                  |                         | CS# = V <sub>CC</sub> ,<br>V <sub>CC</sub> = V <sub>CC</sub> max;<br>bottom 1/4 array | _                           | -                          | 900                        |      |
|                                  | Hybrid sleep current    | CS# = V <sub>CC</sub> ,<br>V <sub>CC</sub> = V <sub>CC</sub> max;<br>bottom 1/8 array | _                           | -                          | 750                        | μΑ   |
|                                  |                         | CS# = V <sub>CC</sub> ,<br>V <sub>CC</sub> = V <sub>CC</sub> max;<br>top 1/2 array    | _                           | -                          | 1150                       |      |
|                                  |                         | CS# = V <sub>CC</sub> ,<br>V <sub>CC</sub> = V <sub>CC</sub> max;<br>top 1/4 array    | _                           | -                          | 900                        |      |
|                                  |                         | $CS\# = V_{CC}$ ,<br>$V_{CC} = V_{CC}$ max;<br>top 1/8 array                          | _                           | -                          | 750                        |      |
| V <sub>IL</sub>                  | Input low voltage       | -                                                                                     | -0.15 ×<br>V <sub>CCQ</sub> | _                          | 0.30 ×<br>V <sub>CCQ</sub> |      |
| V <sub>IH</sub>                  | Input high voltage      | -                                                                                     | 0.70 ×<br>V <sub>CCQ</sub>  | -                          | 1.15 ×<br>V <sub>CCQ</sub> | V    |
| V <sub>OL</sub>                  | Output low voltage      |                                                                                       | _                           | -                          | 0.20                       |      |
| V <sub>OH</sub>                  | Output high voltage     | $I_{OL} = 100 \mu\text{A for DQ}[7:0]$                                                | V <sub>CCQ</sub> –<br>0.20  | _                          | -                          |      |

### Notes

<sup>49.</sup>Not 100% tested.

<sup>50.</sup>RESET# LOW initiates exits from DPD and hybrid state and initiates the draw of  $I_{CC5}$  reset current, making  $I_{LI}$  during RESET# LOW insignificant.

1.8 V

**Electrical specifications** 



# 9.5.1 Capacitance characteristics

# **Table 22 Capacitive characteristics**<sup>[51–53]</sup>

| Description                       | Parameter | 256 Mb | Unit  |
|-----------------------------------|-----------|--------|-------|
| Description                       | Parameter | Max    | Oilit |
| Input capacitance (CK, CK#, CS#)  | CI        | 3.0    |       |
| Delta input capacitance (CK, CK#) | CID       | 0.25   |       |
| Output capacitance (RWDS)         | СО        | 3.0    | pF    |
| IO capacitance (DQx)              | CIO       | 3.0    |       |
| IO capacitance delta (DQx)        | CIOD      | 0.25   |       |

### 9.5.2 Thermal resistance

### Table 23 Thermal resistance

| Parameter <sup>[54]</sup> | Description                              | Test conditions                                                           | 24-ball<br>FBGA<br>package | Unit   |
|---------------------------|------------------------------------------|---------------------------------------------------------------------------|----------------------------|--------|
| $\theta_{JA}$             | Thermal resistance (junction to ambient) | Test conditions follow standard test methods and procedures for measuring | 40.8                       | -°C/W  |
| $\theta_{JC}$             | Thermal resistance (junction to case)    | thermal impedance, per EIA/JESD51.                                        | 8                          | - C/VV |

### **Notes**

<sup>51.</sup> These values are guaranteed by design and are tested on a sample basis only.

<sup>52.</sup> Contact capacitance is measured according to JEP147 procedure for measuring capacitance using a vector network analyzer.  $V_{CC}$ ,  $V_{CCQ}$  are applied and all other signals (except the signal under test) floating. DQs should be in the high impedance state.

<sup>53.</sup> Note that the capacitance values for the CK, CK#, RWDS and DQx signals must have similar capacitance values to allow for signal propagation time matching in the system. The capacitance value for CS# is not as critical because there are no critical timings between CS# going active (LOW) and data being presented on the DQ's bus

<sup>54.</sup> This parameter is guaranteed by characterization; not tested in production.



**Electrical specifications** 



# 9.6 Power-up initialization

pSRAM products include an on-chip voltage sensor used to launch the power-up initialization process.  $V_{CC}$  and  $V_{CCQ}$  must be applied simultaneously. When the power supply reaches a stable level at or above  $V_{CC}$  (min), the device will require  $t_{VCS}$  time to complete its self-initialization process.

The device must not be selected during power-up. CS# must follow the voltage applied on  $V_{CCQ}$  until  $V_{CC}$  (min) is reached during power-up, and then CS# must remain HIGH for a further delay of  $t_{VCS}$ . A simple pull-up resistor from  $V_{CCQ}$  to chip select (CS#) can be used to insure safe and proper power-up.

If RESET# is LOW during power up, the device delays start of the  $t_{VCS}$  period until RESET# is HIGH. The  $t_{VCS}$  period is used primarily to perform refresh operations on the DRAM array to initialize it.

When initialization is complete, the device is ready for normal operation.



Figure 21 Power-up with RESET# HIGH



Figure 22 Power-up with RESET# LOW

**Table 24 Power up and reset parameters** [55, 56, 57]

| Parameter        | Description                                                                    | Min | Мах | Unit |
|------------------|--------------------------------------------------------------------------------|-----|-----|------|
| V <sub>CC</sub>  | V <sub>CC</sub> power supply                                                   | 1.7 | 2.0 | V    |
| t <sub>VCS</sub> | V <sub>CC</sub> and V <sub>CCQ</sub> ≥ minimum and RESET# HIGH to first access | -   | 150 | μs   |

### **Notes**

55.Bus transactions (read and write) are not allowed during the power-up reset time  $(t_{V/CS})$ .

 $56.V_{CCO}$  must be the same voltage as  $V_{CC}$ .

57.V<sub>CC</sub> ramp rate may be non-linear.

### 1.8 V

### **Electrical specifications**



### 9.7 Power down

pSRAM devices are considered to be powered-off when the array power supply  $(V_{CC})$  drops below the  $V_{CC}$  lock-out voltage  $(V_{LKO})$ . During a power supply transition down to the  $V_{SS}$  level,  $V_{CCQ}$  should remain less than or equal to  $V_{CC}$ . At the  $V_{LKO}$  level, the pSRAM device will have lost configuration or array data.

 $V_{CC}$  must always be greater than or equal to  $V_{CCQ}$  ( $V_{CC} \ge V_{CCQ}$ ).

During power-down or voltage drops below  $V_{LKO}$ , the array power supply voltages must also drop below  $V_{CC}$  Reset ( $V_{RST}$ ) for a power down period ( $t_{PD}$ ) for the part to initialize correctly when the power supply again rises to  $V_{CC}$  minimum. See **Figure 23**.

If during a voltage drop the  $V_{CC}$  stays above  $V_{LKO}$  the part will stay initialized and will work correctly when  $V_{CC}$  is again above  $V_{CC}$  minimum. If  $V_{CC}$  does not go below and remain below  $V_{RST}$  for greater than  $t_{PD}$ , then there is no assurance that the POR process will be performed. In this case, a hardware reset will be required ensure the HYPERBUS<sup>TM</sup> device is properly initialized.



Figure 23 Power down or voltage drop

The following section describes the pSRAM device-dependent aspects of power down specifications.

Table 25 Power-down voltage and timing<sup>[58]</sup>

| Symbol           | Parameter                                                              | Min | Max | Unit |
|------------------|------------------------------------------------------------------------|-----|-----|------|
| $V_{CC}$         | V <sub>cc</sub> power supply                                           | 1.7 | 2.0 |      |
| V <sub>LKO</sub> | V <sub>CC</sub> lock-out below which re-initialization is required     | 1.5 | _   | V    |
| $V_{RST}$        | V <sub>CC</sub> low voltage needed to ensure initialization will occur | 0.7 | _   |      |
| t <sub>PD</sub>  | Duration of $V_{CC} \le V_{RST}$                                       | 50  | -   | μs   |

### Note

58.V<sub>CC</sub> ramp rate may be non-linear.

### 1.8 V

### **Electrical specifications**



### 9.8 Hardware reset

The RESET# input provides a hardware method of returning the device to the STANDBY state.

During  $t_{RPH}$  the device will draw  $I_{CC5}$  current. If RESET# continues to be held LOW beyond  $t_{RPH}$ , the device draws CMOS standby current ( $I_{CC4}$ ). While RESET# is LOW (during  $t_{RPH}$ ), and during  $t_{RPH}$ , bus transactions are not allowed.

A hardware reset will do the following:

- Cause the configuration registers to return to their default values
- Halt self-refresh operation while RESET# is LOW memory array data is considered as invalid
- Force the device to exit the hybrid sleep state
- Force the device to exit the deep power down state

After RESET# returns HIGH, the self-refresh operation will resume. Because self-refresh operation is stopped during RESET# LOW, and the self-refresh row counter is reset to its default value, some rows may not be refreshed within the required array refresh interval per **Table 13**. This may result in the loss of DRAM array data during or immediately following a hardware reset. The host system should assume DRAM array data is lost after a hardware reset and reload any required data.



Figure 24 Hardware reset timing diagram

Table 26 Power up and reset parameters

| Parameter        | Description                              | Min | Max | Unit |
|------------------|------------------------------------------|-----|-----|------|
| t <sub>RP</sub>  | RESET# pulse width                       | 200 | -   |      |
| t <sub>RH</sub>  | Time between RESET# (HIGH) and CS# (LOW) | 200 | -   | ns   |
| t <sub>RPH</sub> | RESET# LOW to CS# LOW                    | 400 | -   |      |



# 10 Timing specifications

The following section describes pSRAM device dependent aspects of timing specifications.

# 10.1 Key to switching waveforms



Figure 25 Key to switching waveforms

# 10.2 AC test conditions



Figure 26 Test setup

**Table 27 Test specification**<sup>[59]</sup>

| Parameter                                                      | All speeds           | Unit |
|----------------------------------------------------------------|----------------------|------|
| Output load capacitance, C <sub>L</sub>                        | 15                   | pF   |
| Minimum input rise and fall slew rates (1.8 V) <sup>[60]</sup> | 1.13                 | V/ns |
| Input pulse levels                                             | 0.0-V <sub>CCQ</sub> |      |
| Input timing measurement reference levels                      | V <sub>CCQ</sub> /2  | V    |
| Output timing measurement reference levels                     | V <sub>CCQ</sub> /2  |      |



Figure 27 Input waveforms and measurement levels<sup>[61]</sup>

### **Notes**

59.Input and output timing is referenced to V<sub>CCO</sub>/2 or to the crossing of CK/CK#.

60.All AC timings assume this input slew rate.

61. Input timings for the differential CK/CK# pair are measured from clock crossings.

1.8 V

**Timing specifications** 



# 10.3 CLK characteristics



Figure 28 Clock characteristics

Table 28 Clock timings<sup>[62-64]</sup>

| Darameter                                                                                       | Symbol            | 200 MH | lz   | Heit            |
|-------------------------------------------------------------------------------------------------|-------------------|--------|------|-----------------|
| Parameter                                                                                       | Symbol            | Min    | Max  | Unit            |
| CK period                                                                                       | t <sub>CK</sub>   | 5      | -    | ns              |
| CK half period - duty cycle                                                                     | t <sub>CKHP</sub> | 0.45   | 0.55 | t <sub>CK</sub> |
| CK half period at frequency<br>Min = 0.45 t <sub>CK</sub> Min<br>Max = 0.55 t <sub>CK</sub> Min | t <sub>CKHP</sub> | 2.25   | 2.75 | ns              |

#### Notes

62.Clock jitter of ±5% is permitted.

63. Minimum frequency (Maximum  $t_{CK}$ ) is dependent upon maximum CS# LOW time ( $t_{CSM}$ ), initial latency and burst length.

64.CK and CK# input slew rate must be  $\geq$  1 V/ns (2 V/ns if measured differentially).

1.8 V

# **Timing specifications**





Figure 29 Differential clock (CK/CK#) input swing

**Table 29** Clock AC/DC electrical characteristics<sup>[65, 66]</sup>

| Parameter                        | Symbol          | Min                    | Max                    | Unit |
|----------------------------------|-----------------|------------------------|------------------------|------|
| DC input voltage                 | V <sub>IN</sub> | -0.3                   | V <sub>CCQ</sub> + 0.3 |      |
| DC input differential voltage    | $V_{ID(DC)}$    | $V_{CCQ} \times 0.4$   | V <sub>CCQ</sub> + 0.6 | V    |
| AC input differential voltage    | $V_{ID(AC)}$    | $V_{CCQ} \times 0.6$   | V <sub>CCQ</sub> + 0.6 | V    |
| AC differential crossing voltage | V <sub>IX</sub> | V <sub>CCQ</sub> × 0.4 | V <sub>CCQ</sub> × 0.6 |      |

### **Notes**

65.V<sub>ID</sub> is the magnitude of the difference between the input level on CK and the input level on CK#.
66.The value of V<sub>IX</sub> is expected to equal V<sub>CCQ</sub>/2 of the transmitting device and must track variations in the DC level of V<sub>CCO</sub>.

### 1.8 V

**Timing specifications** 



#### **AC characteristics** 10.4

#### **Read transactions** 10.4.1

pSRAM specific read timing parameters Table 30

| Downwater                                                                                                                                       |                                     | 200 MHz |      |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------|------|------|
| Parameter                                                                                                                                       | Symbol                              | Min     | Max  | Unit |
| Chip select high between transactions                                                                                                           | t <sub>CSHI</sub>                   | 6       | _    |      |
| pSRAM read-write recovery time                                                                                                                  | t <sub>RWR</sub>                    | 35      | _    |      |
| Chip select setup to next CK rising edge                                                                                                        | t <sub>CSS</sub>                    | 4.0     | _    |      |
| Data strobe valid                                                                                                                               | t <sub>DSV</sub>                    | _       | 5.0  |      |
| Input setup                                                                                                                                     | t <sub>IS</sub>                     | 0.5     | _    |      |
| Input hold                                                                                                                                      | t <sub>IH</sub>                     | 0.5     | _    |      |
| pSRAM read initial access time                                                                                                                  | t <sub>ACC</sub>                    | 35      | -    |      |
| Clock to DQs low Z                                                                                                                              | t <sub>DQLZ</sub>                   | 0       | _    |      |
| CK transition to DQ valid                                                                                                                       | t <sub>CKD</sub>                    | 1       | 5.0  |      |
| CK transition to DQ invalid                                                                                                                     | t <sub>CKDI</sub>                   | 0       | 4.2  | ns   |
| Data valid ( $t_{DV}$ min = the lesser of: $t_{CKHP}$ min - $t_{CKD}$ max + $t_{CKDI}$ max) or $t_{CKHP}$ min - $t_{CKD}$ min + $t_{CKDI}$ min) | t <sub>DV</sub> <sup>[67, 68]</sup> | 1.45    | _    |      |
| CK transition to RWDS valid                                                                                                                     | t <sub>CKDS</sub>                   | 1.0     | 5.0  |      |
| RWDS transition to DQ valid                                                                                                                     | t <sub>DSS</sub>                    | -0.4    | +0.4 |      |
| RWDS transition to DQ invalid                                                                                                                   | t <sub>DSH</sub>                    | -0.4    | +0.4 |      |
| Chip select hold after CK falling edge                                                                                                          | t <sub>CSH</sub>                    | 0       | _    |      |
| Chip select inactive to RWDS High-Z                                                                                                             | t <sub>DSZ</sub>                    | _       | 5.0  |      |
| Chip select inactive to DQ High-Z                                                                                                               | t <sub>OZ</sub>                     | -       | 5.0  |      |
| Refresh time                                                                                                                                    | t <sub>RFH</sub>                    | 35      | _    |      |
| CK transition to RWDS Low @ CA phase @ Read                                                                                                     | t <sub>CKDSR</sub>                  | 1.0     | 5.5  |      |

### **Notes**

<sup>67.</sup>Refer to **Figure 32** for data valid timing. 68.The t<sub>DV</sub> timing calculation is provided for reference only, not to determine the spec limit. The spec limit is guaranteed by testing.





Figure 30 Read timing diagram — No additional latency required



Figure 31 Read timing diagram — with additional latency required

1.8 V

### **Timing specifications**





Data valid timing<sup>[69-71]</sup> Figure 32

### **Notes**

 $69.t_{CKD}$  and  $t_{CKDI}$  parameters define the beginning and end position of data valid period.  $70.t_{DSS}$  and  $t_{DSH}$  define how early or late DQ may transition relative to RWDS. This is a potential skew between the CK to DQ delay  $t_{CKD}$  and CK to RWDS delay  $t_{CKDS}$ .

71. Since DQ and RWDS are the same output types, the t<sub>CKD</sub>, and t<sub>CKDS</sub> values track together (vary by the same ratio).



# 10.4.2 Write transactions

Table 31 Write timing parameters

| Parameter                                                    | Symbol           | 200 MHz |     | Unit |  |
|--------------------------------------------------------------|------------------|---------|-----|------|--|
| raiametei                                                    | Syllibot         | Min     | Max | Uill |  |
| Read-write recovery time                                     | t <sub>RWR</sub> | 35      | -   |      |  |
| Access time                                                  | t <sub>ACC</sub> | 35      | -   | ns   |  |
| Refresh time                                                 | t <sub>RFH</sub> | 35      | -   |      |  |
| Chip select maximum low time (T <sub>A</sub> ≤ 85°C)         | t <sub>CSM</sub> | -       | 4   |      |  |
| Chip select maximum low time (85°C < T <sub>A</sub> ≤ 125°C) | t <sub>CSM</sub> | -       | 1   | μs   |  |
| RWDS data mask valid                                         | t <sub>DMV</sub> | 0       | -   |      |  |



Figure 33 Write timing diagram — No additional latency



# 10.5 Timing reference levels



Figure 34 DDR input timing reference levels



Figure 35 DDR output timing reference levels

1.8 V

**Physical interface** 



# 11 Physical interface

# 11.1 FBGA 24-ball 5 × 5 array footprint

pSRAM devices are provided in fortified ball grid array (FBGA), 1-mm pitch, 24-ball,  $5 \times 5$  ball array footprint, with  $6 \text{ mm} \times 8 \text{ mm}$  body.



Figure 36 24-ball FBGA, 6 × 8 mm, 5 × 5 ball footprint, top view



**Physical interface** 



#### **Package diagrams** 11.2



|        | DIMENSIONS |          |      |  |
|--------|------------|----------|------|--|
| SYMBOL | MIN.       | NOM.     | MAX. |  |
| Α      | -          | -        | 1.00 |  |
| A1     | 0.20       | -        | -    |  |
| D      |            | 8.00 BSC |      |  |
| E      | 6.00 BSC   |          |      |  |
| D1     | 4.00 BSC   |          |      |  |
| E1     | 4.00 BSC   |          |      |  |
| MD     | 5          |          |      |  |
| ME     |            | 5        |      |  |
| N      |            | 24       |      |  |
| Ø b    | 0.35       | 0.40     | 0.45 |  |
| eE     | 1.00 BSC   |          |      |  |
| eD     | 1.00 BSC   |          |      |  |
| SD     | 0.00 BSC   |          |      |  |
| SF     | 0.00 BSC   |          |      |  |

### NOTES:

- DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994
- ALL DIMENSIONS ARE IN MILLIMETERS.
- BALL POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020.
- "e" REPRESENTS THE SOLDER BALL GRID PITCH.
- SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

N IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME. DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.



"SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW "SD" OR "SE" = 0. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2.

"+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.

A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS

10. JEDEC SPECIFICATION NO. REF: MO-234E

002-15550 Rev. \*B

Figure 37 24-ball BGA (8.0 × 6.0 × 1.0 mm) VAA024 package outline (PG-BGA-24)



**Ordering information** 



# 12 Ordering information

Table 32 Ordering information

| Product             | Package diagram | Package type | Operating range | Package marking |
|---------------------|-----------------|--------------|-----------------|-----------------|
| CYEL18V2562-200BKXE | 002-15550       | 24-ball FBGA | Extended        | EL18V2562GBXE   |

# 12.1 Ordering code definitions

The ordering part number is formed by a valid combination of the following:



### Note

72.All these parts are Pb-free. Contact your local Infineon sales representative for availability of these parts.

1.8 V

Acronyms



# 13 Acronyms

Table 33 Acronyms used in this document

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | complementary metal oxide semiconductor |
| DDR     | double data rate                        |
| DPD     | deep power down                         |
| DRAM    | dynamic RAM                             |
| HS      | hybrid sleep                            |
| MSb     | most significant bit                    |
| POR     | power-on reset                          |
| PSRAM   | pseudo static RAM                       |
| PVT     | process, voltage, and temperature       |
| RWDS    | read-write data strobe                  |
| SPI     | serial peripheral interface             |
| xSPI    | expanded serial peripheral interface    |

1.8 V

**Document conventions** 



# 14 Document conventions

# 14.1 Units of measure

Table 34 Units of measure

| Symbol | Unit of measure |
|--------|-----------------|
| °C     | degree Celsius  |
| MHz    | megahertz       |
| μΑ     | microampere     |
| μs     | microsecond     |
| mA     | milliampere     |
| mm     | millimeter      |
| ns     | nanosecond      |
| Ω      | ohm             |
| %      | percent         |
| pF     | picofarad       |
| V      | volt            |
| W      | watt            |

1.8 V

**Revision history** 



# **Revision history**

| Document version | Date of release | Description of changes |
|------------------|-----------------|------------------------|
| **               | 2025-01-17      | New datasheet.         |

### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2025-01-17 **Published by** 

**Infineon Technologies AG** 81726 Munich, Germany

© 2025 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email:

erratum@infineon.com

**Document reference** 002-40990 Rev. \*\*

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### WARNINGS

Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.